
ADSP-BF59x Blackfin Processor Hardware Reference
15-31
Parallel Peripheral Interface
generates a PPI error interrupt, unless this condition is masked off in the
SIC_IMASK
register.
The
FLD
bit is set or cleared at the same time as the change in state of
F
(in
ITU-R 656 modes) or
PPI_FS3
(in other RX modes). It is valid for input
modes only. The state of
FLD
reflects the current state of the
F
or
PPI_FS3
signals. In other words, the
FLD
bit always reflects the current video field
being processed by the PPI.
The
OVR
bit is sticky and indicates, when set, that the PPI FIFO has over-
flowed and can accept no more data. A FIFO overflow error generates a
PPI error interrupt, unless this condition is masked off in the
SIC_IMASK
register.
The PPI FIFO is 16 bits wide and has 16 entries.
The
UNDR
bit is sticky and indicates, when set, that the PPI FIFO has
underrun and is data-starved. A FIFO underrun error generates a PPI
error interrupt, unless this condition is masked off in the
SIC_IMASK
register.
The
LT_ERR_OVR
and
LT_ERR_UNDR
bits are sticky and indicate, when set,
that a line track error has occurred. These bits are valid for RX modes with
recurring frame syncs only. If one of these bits is set, the programmed
number of samples in
PPI_COUNT
did not match up with the actual number
of samples counted between assertions of
PPI_FS1
(for general-purpose
modes) or start of active video (SAV) codes (for ITU-R 656 modes). If the
PPI error interrupt is enabled in the
SIC_IMASK
register, an interrupt
request is generated when one of these bits is set.
The
LT_ERR_OVR
flag signifies that a horizontal tracking overflow has
occurred, where the value in
PPI_COUNT
was reached before a new SAV
code was received. This flag does not apply for non ITU-R 656 modes; in
this case, once the value in
PPI_COUNT
is reached, the PPI simply stops
counting until receiving the next
PPI_FS1
frame sync.
Содержание ADSP-BF59x Blackfin
Страница 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 204: ...Unique Information for the ADSP BF59x Processor 5 104 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 345: ...ADSP BF59x Blackfin Processor Hardware Reference 9 9 Core Timer Unique Information for the ADSP BF59x Processor None...
Страница 346: ...Unique Information for the ADSP BF59x Processor 9 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 398: ...Unique Information for the ADSP BF59x Processor 11 42 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 622: ...Unique Information for the ADSP BF59x Processor 15 38 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...