
ADSP-BF59x Blackfin Processor Hardware Reference
I-29
Index
system reset,
16-1
to
16-71
SYSTEM_RESET[2:0] field,
16-52
system reset configuration register
(SYSCR),
16-54
,
16-55
system reset configuration (SYSCR)
register,
16-54
system select (SSEL) bit,
6-19
system software reset,
16-3
SZ (send zero) bit,
13-20
,
13-36
T
TAP registers
boundary-scan,
B-7
BYPASS,
B-6
instruction,
B-2
,
B-4
TAP (test access port),
B-1
,
B-2
controller,
B-2
target address,
16-16
TAUTORLD bit,
9-3
,
9-5
TCKFE (clock drive/sample edge select)
bit,
14-32
,
14-47
,
14-51
TCNTL (core timer control) register,
9-3
,
9-5
TCOUNT (core timer count) register,
9-3
,
9-5
TDM interfaces,
14-4
TDTYPE[1:0] field,
14-27
,
14-47
,
14-49
technical support,
xxxiv
TEMT (TSR and UARTx_THR empty)
bit,
11-7
,
11-24
,
11-25
termination, DMA,
5-28
terminations, SPORT pin/line,
14-8
test access port (TAP),
B-1
,
B-2
controller,
B-2
test clock (TCK),
B-6
test features,
B-1
to
B-7
testing circuit boards,
B-1
,
B-6
test-logic-reset state,
B-4
test point access,
17-6
TFS pins,
14-30
,
14-36
TFSR (transmit frame sync required select)
bit,
14-30
,
14-31
,
14-47
,
14-50
TFS signal,
14-18
TFSx signal,
14-5
THRE flag,
11-6
,
11-16
THRE (THR empty) bit,
11-11
,
11-24
,
11-25
throughput
DMA,
5-41
from DMA system,
5-40
general-purpose ports,
7-6
SPORT,
14-5
TIMDISx bit,
8-36
,
8-37
time-division-multiplexed (TDM) mode,
14-14
See also
SPORT, multichannel operation
TIMENx bit,
8-35
,
8-36
,
14-76
timer configuration (TIMERx_CONFIG)
registers,
8-5
,
8-40
,
8-41
timer counter[15:0] field,
8-42
timer counter[31:16] field,
8-42
timer counter (TIMERx_COUNTER)
registers,
8-4
,
8-41
,
8-42
TIMER_DISABLE bit,
8-45
TIMER_DISABLE (timer disable) register,
8-5
,
8-37
timer disable (TIMER_DISABLE) register,
8-5
,
8-37
TIMER_ENABLE bit,
8-45
TIMER_ENABLE (timer enable) register,
8-5
,
8-35
,
8-36
,
15-23
timer enable (TIMER_ENABLE) register,
8-5
,
8-35
,
8-36
timer input select (TIN_SEL) bit,
8-41
,
8-46
timer interrupt (TIMILx) bits,
8-4
,
8-39
timer period[15:0] field,
8-44
timer period[31:16] field,
8-44
timer period (TIMERx_PERIOD)
registers,
8-4
,
8-43
,
8-44
Содержание ADSP-BF59x Blackfin
Страница 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 204: ...Unique Information for the ADSP BF59x Processor 5 104 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 345: ...ADSP BF59x Blackfin Processor Hardware Reference 9 9 Core Timer Unique Information for the ADSP BF59x Processor None...
Страница 346: ...Unique Information for the ADSP BF59x Processor 9 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 398: ...Unique Information for the ADSP BF59x Processor 11 42 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 622: ...Unique Information for the ADSP BF59x Processor 15 38 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...