
ADSP-BF59x Blackfin Processor Hardware Reference
I-7
Index
DMA
(continued)
memory DMA,
1-7
,
5-6
memory DMA streams,
5-7
memory DMA transfers,
5-5
memory read,
5-25
operation flow,
5-17
orphan access,
5-28
overflow interrupt,
5-40
overview,
1-6
performance considerations,
5-42
peripheral,
5-5
peripheral channels priority,
5-6
peripheral interrupts,
4-6
peripheral priority and default mapping,
5-103
pipelining requests,
5-37
polling DMA status example,
5-93
polling registers,
5-51
and PPI,
15-35
prioritization and traffic control,
5-44
to
5-49
programming examples,
5-90
to
5-101
receive,
5-26
refresh,
5-22
register-based,
5-9
register-based 2D memory DMA
example,
5-91
register naming conventions,
5-65
remapping peripheral assignment,
5-6
request data control command,
5-34
request data urgent control command,
5-34
restart control command,
5-32
,
5-33
round robin operation,
5-47
serial port block transfers,
14-37
single-buffer transfers,
5-52
small model mode,
5-68
software management,
5-50
software-triggered descriptor fetch
example,
5-96
DMA
(continued)
and SPI,
13-10
SPI data transmission,
13-41
,
13-42
SPI master,
13-23
SPI slave,
13-26
and SPORT,
14-4
startup,
5-17
stop mode,
5-11
,
5-68
stopping transfers,
5-28
support for peripherals,
1-4
switching peripherals from,
5-73
and synchronization with PPI,
15-13
synchronization,
5-50
to
5-60
synchronized transition,
5-27
termination without abort,
5-28
throughput,
5-41
traffic control,
5-48
traffic exceeding available bandwidth,
5-45
transfers,
1-6
transfers, urgent,
5-44
transmit,
5-25
transmit restart or finish,
5-34
,
5-35
triggering transfers,
5-60
two descriptors in small list flow mode,
example,
5-94
two-dimensional,
5-11
two-dimensional memory DMA setup
example,
5-92
types supported,
1-6
and UART,
11-17
,
11-27
using descriptor structures example,
5-95
variable descriptor size,
5-15
with PPI,
15-22
word size, changing,
5-27
work units,
5-14
,
5-22
,
5-24
DMA2D bit,
5-67
,
5-70
DMA bus,
See
DAB
DMACFG field,
5-21
,
5-61
DMA channel registers,
5-62
Содержание ADSP-BF59x Blackfin
Страница 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 204: ...Unique Information for the ADSP BF59x Processor 5 104 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 345: ...ADSP BF59x Blackfin Processor Hardware Reference 9 9 Core Timer Unique Information for the ADSP BF59x Processor None...
Страница 346: ...Unique Information for the ADSP BF59x Processor 9 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 398: ...Unique Information for the ADSP BF59x Processor 11 42 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 622: ...Unique Information for the ADSP BF59x Processor 15 38 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...