
Index
I-8
ADSP-BF59x Blackfin Processor Hardware Reference
DMACODE field,
16-12
,
16-64
DMA Code field
DMACODE,
16-12
DMA configuration (DMAx_CONFIG)
registers,
5-67
DMA configuration
(MDMA_yy_CONFIG) registers,
5-67
DMA controller,
5-2
DMA core bus,
See
DCB
DMA direction (WNR) bit,
5-67
,
5-70
DMA_DONE bit,
5-10
,
5-72
DMA_DONE interrupt,
5-71
DMAEN bit,
5-17
,
5-60
,
5-67
,
5-70
DMA_ERR bit,
5-10
,
5-72
DMA_ERROR interrupt,
5-29
DMA error interrupts,
5-72
DMA performance optimization,
5-40
DMA queue completion interrupt,
5-59
DMA registers,
5-62
DMA_RUN bit,
5-21
,
5-58
,
5-61
,
5-71
,
5-72
DMA_RUN bit),
5-10
DMARx pin,
5-37
DMA start address field,
5-74
DMA_TC_CNT (DMA traffic control
counter) register,
5-88
,
5-89
DMA_TC_PER (DMA traffic control
counter period) register,
5-46
,
5-88
DMA traffic control registers,
5-88
DMA_TRAFFIC_PERIOD field,
5-89
DMAx_CONFIG (DMA configuration)
registers,
5-8
,
5-17
,
5-24
,
5-67
DMAx_CURR_ADDR (current address)
registers,
5-74
DMAx_CURR_DESC_PTR (current
descriptor pointer) registers,
5-81
DMAx_CURR_X_COUNT (current
inner loop count) registers,
5-76
DMAx_CURR_Y_COUNT (current
outer loop count) registers,
5-78
DMAx_IRQ_STATUS (interrupt status)
registers,
5-71
,
5-72
DMAx_NEXT_DESC_PTR (next
descriptor pointer) registers,
5-17
,
5-80
DMAx_PERIPHERAL_MAP (peripheral
map) registers,
4-6
,
5-66
DMAx_START_ADDR (start address)
registers,
5-17
,
5-74
DMAx_X_COUNT (inner loop count)
registers,
5-75
DMAx_X_MODIFY (inner loop address
increment) registers,
5-17
,
5-77
DMAx_Y_COUNT (outer loop count)
registers,
5-78
DMAx_Y_MODIFY (outer loop address
increment) registers,
5-17
,
5-79
DMEM_CONTROL (data memory
control) register,
2-7
DNAK (data not acknowledged) bit,
12-33
,
12-35
DOUBLE_FAULT bit,
16-52
DPMC,
6-2
,
6-7
to
6-18
DR (data ready) bit,
11-12
,
11-24
DR flag,
11-16
DRQ[1:0] field,
5-45
,
5-82
,
5-83
DRxPRI signal,
14-5
DRxPRI SPORT input,
14-5
DRxSEC signal,
14-5
DRxSEC SPORT input,
14-5
DSP libraries,
1-21
DTEST_COMMAND (data test
command) register,
2-5
DTxPRI signal,
14-5
DTxPRI SPORT output,
14-5
DTxSEC signal,
14-5
DTxSEC SPORT output,
14-5
Содержание ADSP-BF59x Blackfin
Страница 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 204: ...Unique Information for the ADSP BF59x Processor 5 104 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 345: ...ADSP BF59x Blackfin Processor Hardware Reference 9 9 Core Timer Unique Information for the ADSP BF59x Processor None...
Страница 346: ...Unique Information for the ADSP BF59x Processor 9 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 398: ...Unique Information for the ADSP BF59x Processor 11 42 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 622: ...Unique Information for the ADSP BF59x Processor 15 38 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...