
ADSP-BF59x Blackfin Processor Hardware Reference
14-77
SPORT Controller
In
Figure 14-44
, note the following:
•
SDO
read data is driven by the
CNV
falling edge (MSB) or the
SCK
falling edges.
•
DIN
configuration data is driven on
TSCLK
falling edges and sampled
on
SCK
rising edges.
• Internal
RFS
delayed internally by one-half clock period for proper
SPORT timing.
•
CNV
rising edge is delayed by two clock cycles relative to the inter-
nal
TFS
.
•
SDO
cannot be three-stated (needs a pull-up resistor).
Also in
Figure 14-44
, note the following for SPORT configuration (for
25 MHz
TSCLK
/
RSCLK
):
•
TFSDIV
= 64 cycles
•
SLEN
= 16 bits
•
TCKFE
= 1 (falling edge drive)
•
RCKFE
= 0 (sample
SDO
on falling edge)
•
LATFS
= 1 (late frame sync)
•
LTFS
= 1 (active low
TFS
)
Содержание ADSP-BF59x Blackfin
Страница 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 204: ...Unique Information for the ADSP BF59x Processor 5 104 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 345: ...ADSP BF59x Blackfin Processor Hardware Reference 9 9 Core Timer Unique Information for the ADSP BF59x Processor None...
Страница 346: ...Unique Information for the ADSP BF59x Processor 9 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 398: ...Unique Information for the ADSP BF59x Processor 11 42 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 622: ...Unique Information for the ADSP BF59x Processor 15 38 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...