
ADSP-BF59x Blackfin Processor Hardware Reference
10-3
Watchdog Timer
Interface Overview
Figure 10-1
provides a block diagram of the watchdog timer.
External Interface
The watchdog timer does not directly interact with any pins of the chip.
Internal Interface
The watchdog timer is clocked by the system clock
SCLK
. Its registers are
accessed through the 16-bit peripheral access bus (PAB). The 32-bit regis-
ters
WDOG_CNT
and
WDOG_STAT
must always be accessed by 32-bit read/write
operations. Hardware ensures that those accesses are atomic.
When the counter expires, one of three event requests can be generated.
Either a reset or an NMI request is issued to the core event controller
Figure 10-1. Watchdog Timer Block Diagram
EVENT
CONTROL
WRITE
SCLK
WDOG_CNT
32
PAB
READ
RELOAD
RESET
WDOG_STAT
WDOG_CTL
WDEV
WDEN
16
EXPIRE
WDRO
NMI
IRQ
Содержание ADSP-BF59x Blackfin
Страница 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 204: ...Unique Information for the ADSP BF59x Processor 5 104 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 345: ...ADSP BF59x Blackfin Processor Hardware Reference 9 9 Core Timer Unique Information for the ADSP BF59x Processor None...
Страница 346: ...Unique Information for the ADSP BF59x Processor 9 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 398: ...Unique Information for the ADSP BF59x Processor 11 42 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 622: ...Unique Information for the ADSP BF59x Processor 15 38 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...