
ADSP-BF59x Blackfin Processor Hardware Reference
I-13
Index
HIBERNATEB bit,
6-17
hibernate state,
1-18
,
6-10
high-frequency design considerations,
17-3
HMDMA,
5-2
,
5-8
HMDMAEN bit,
5-36
,
5-38
,
5-83
HMDMAx_BCINIT (handshake MDMA
configuration) registers,
5-36
,
5-84
HMDMAx_BCOUNT (handshake
MDMA current block count)
registers,
5-37
,
5-84
,
5-85
HMDMAx_CONTROL (handshake
MDMA control) registers,
5-82
,
5-83
HMDMAx_ECINIT (handshake MDMA
initial edge count) registers,
5-38
,
5-86
HMDMAx_ECOUNT (handshake
MDMA current edge count) registers,
5-37
,
5-38
,
5-85
,
5-86
HMDMAx_ECOVERFLOW (handshake
MDMA edge count overflow
interrupt) registers,
5-87
HMDMAx_ECURGENT (handshake
MDMA edge count urgent) registers,
5-87
HMVIP,
14-24
horizontal blanking,
15-6
horizontal tracking, PPI,
15-31
I
I2C,
See
TWI
I
2
C bus standard,
1-8
,
12-2
I
2
S,
1-11
format,
14-10
serial devices,
14-3
ICPLB_DATAx (instruction CPLB data)
register,
2-9
idle state
waking from,
4-6
IEEE 1149.1 standard,
See
JTAG standard
IMASK (interrupt mask) register
initialization,
4-8
IMEM_CONTROL (instruction memory
control) register,
2-7
INIT bit,
16-22
initcall address/symbol command,
16-23
initcode routines,
16-21
initialization
IMASK register,
4-8
interrupt,
4-7
initializing
DMA,
5-17
init initcode.dxe command,
16-23
inner loop address increment registers
(DMAx_X_MODIFY),
5-77
(MDMA_yy_X_MODIFY),
5-77
inner loop count registers
(DMAx_X_COUNT),
5-75
(MDMA_yy_X_COUNT),
5-75
input buffers, GPIO,
7-8
input clock,
See
CLKIN
input driver, GPIO,
7-9
instruction bit scan ordering,
B-5
instruction CPLB data register
(ICPLB_DATAx),
2-9
instruction memory control register
(IMEM_CONTROL),
2-7
instruction register (IR),
B-2
,
B-4
instructions,
1-18
private,
B-4
public,
B-4
See also
instructions by name
instruction test command register
(ITEST_COMMAND),
2-6
interfaces
on-chip,
3-2
overview,
3-2
system,
3-1
inter IC bus,
12-2
interlaced video,
15-6
Содержание ADSP-BF59x Blackfin
Страница 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 204: ...Unique Information for the ADSP BF59x Processor 5 104 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 345: ...ADSP BF59x Blackfin Processor Hardware Reference 9 9 Core Timer Unique Information for the ADSP BF59x Processor None...
Страница 346: ...Unique Information for the ADSP BF59x Processor 9 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 398: ...Unique Information for the ADSP BF59x Processor 11 42 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 622: ...Unique Information for the ADSP BF59x Processor 15 38 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...