Publication 1763-RM001C-EN-P - October 2009
102
Using the High-Speed Counter and Programmable Limit Switch
High Preset Reached (HPR)
The HPR (High Preset Reached) status flag is set (1) by the HSC
sub-system whenever the accumulated value (HSC:0.ACC) is greater than
or equal to the high preset variable (HSC:0.HIP).
This bit is updated continuously by the HSC sub-system whenever the
controller is in an executing mode.
Underflow (UF)
The UF (Underflow) status flag is set (1) by the HSC sub-system whenever
the accumulated value (HSC:0.ACC) has counted through the underflow
variable (HSC:0.UNF).
This bit is transitional and is set by the HSC sub-system. It is up to the
control program to utilize, track if necessary, and clear (0) the underflow
condition.
Underflow conditions do not generate a controller fault.
Underflow Mask (UFM)
Description
Address
Data Format HSC Modes
(1)
(1) For Mode descriptions, see HSC Mode (MOD) on page 107.
Type
User Program Access
HPR - High
Preset Reached
HSC:0/HPR bit
2 to 7
status read only
Description
Address
Data Format HSC Modes
(1)
(1) For Mode descriptions, see HSC Mode (MOD) on page 107.
Type
User Program Access
UF - Underflow HSC:0/UF bit
0 to 7
status read/write
Description Address
Data Format
HSC Modes
(1)
(1) For Mode descriptions, see HSC Mode (MOD) on page 107.
Type
User Program Access
UFM -
Underflow
Mask
HSC:0/UFM bit
2 to 7
control read/write
efesotomasyon.com - Allen Bradley,Rockwell,plc,servo,drive