
Technical Reference Manual
TMDXEVM6657L
SPRUHG7 - Revised August 2012
TMDXEVM6657LE
Page 13 / 90
The functional block diagram of TMDXEVM6657LE is shown in below figure:
GAUSS
(TMS320C6657)
FPGA
(XC3S200AN-4FT2.7559G256C)
AMC
(170
pins)
DDR3A
EMAC
EMIF16/ UPP
SRIO X4
PCIe X2
MDIO
IPMB-L(I2C)
MMC_GA[2:0]
ENABLE#
MMC
(MSP430F5435)
VMCM 0,1 X8
JTAG,EMU[1:0]
EMU[17:2]
TEST
HDR
SFM-
150-L2-
S-D-LC
Timer[1:0]
UART1
McBSP[1:0]
SPI
16
8
SRIO X4
PCIe X2
LVL TXL
(PCA9306)
24
Hyperlink 50Gbps
32
4
NAND Flash
128M X8
(MT29F1G08ABCHC)
32
DDR3-1600
128M X16
(MT41J128M16HA-125)
48
2
Gigbit Eth PHY
88E1112
SGMII
LVL TXL
(PCA9306)
MDIO 3.3V
JACK
(101112FHBMAM
404ZA)
MDI
10/100/1000
Mbps
4
EMU[2:17]
4
14
GPIO[15:0]
16
DSP SPI
DSP GPIO
JTAG
Pwr Seq Ctrl
Clk Gen
(CDCE62005)
JTAG
TSW-108-07-S-S
(Boot Config, PCIESSEN,
User Switch)
SYSPG_LED
Debug LED x 4
Clk_SPI
DIP SW x 3
GPIO
McBSP_AMC_EN#
DSP Rst &
Int Ctrl
ON BOARD
Power
Regulators
SpyWire
(640454-4)
On Board
CLOCK
SOURCE
0.75V
1.0V CVDD1
1.5V
1.8V
3.3V
250.0MHz (HyperLink CLKP/N)
250.0MHz (SRIO CLKP/N)
100.0MHz (PCIe CLKP/N)
100.0MHz (Core CLKP/N)
66.67MHz (DDR3 CLKP/N)
48.0MHz (FPGA)
25.0MHz (Ethernet)
12.0MHz (FT2232HL)
32.768kHz (MSP430)
AMC_JTAG
5.0V
HyperLink
CONN
768670011
16MB NOR Flash
(N25Q032A11ESE40F)
Multiplexer
(IDT557-08)
RESET &
INTERRUPT
McBSP CLK/FS
Protection
Ckt
14
48
Mini-USB
LVL TXL
(TXS0108)
SWITCH
(TS3L301)
RS-232
(MAX3221)
3 Pin
Header
XDS100- On Board Emulator
TI 60-Pin
Header
(SOLC-115-02-
S-Q-A-K)
SWITCH
(TS3L301)
AMC_JTAG
3.3V_JTAG
1.8V
USB_JTAG
USB-JTAG
(FT2232H)
LVL TXL
(SN74AVC4T245)
DSP_UART
DSP_I2C
4
JTAG, EMU[0:1]
UART0
2
DDR3 (ECC)
128M X16
(MT41J128M16HA-125)
S_Px
F_Px
I2C
128KB EEPROM
(AT24C1024B)
2KB EEPROM
(24LC02B-I/ST)
I2C
McBSP_Clk/FS
(from FPGA)
4
2
2
DSP_SPI
GPIO [15:14]
DSP_I2C
DSP_SPI
AMC_McBSP_Data
LVL TXL
(SN74AVC4T245)
McBSP_Data
4
4
+12V DC (AMC)
14
10
(from AMC)
McBSP_Data
4
MMC_Ctrl
SEL_LOGIC
(from FPGA)
0.9-1.1V CVDD
1.2V
2.5V
8
HyperLink, DDR,
SRIO, Core Clks
PCIE_REF_CLK
(from AMC)
PCIECLK
2
Reset x3
MMC_Ctrl
MMC_SPI
MMC_SPI
Mux_Ctrl
2
PCIe Clk
AMC_TCLK
GPIO
10
4
GPIO
GPIO
GPIO
PGood
GPIO
Clk_Ctrl
+12V DC
(JACK)
+12V DC (AMC)
2
8
5
Smart Reflex
(UCD9222)
GPIO
Pwr_Ctrl
4
4
16
DSP_UART
2
2
AMC_SGMII x 1
4
XDS560v2
Mezzanine Card
USB
Mini AB
TI_60
For XDS560v2
Emulation
McBSP_AMC_EN#
GPIO
Figure 1.2: Block Diagram of TMDXEVM6657LE
Summary of Contents for eInfochips TMDXEVM6657L
Page 19: ...Technical Reference Manual TMDXEVM6657L SPRUHG7 Revised August 2012 TMDXEVM6657LE Page 19 90...
Page 20: ...Technical Reference Manual TMDXEVM6657L SPRUHG7 Revised August 2012 TMDXEVM6657LE Page 20 90...
Page 21: ...Technical Reference Manual TMDXEVM6657L SPRUHG7 Revised August 2012 TMDXEVM6657LE Page 21 90...
Page 77: ...Technical Reference Manual TMDXEVM6657L SPRUHG7 Revised August 2012 TMDXEVM6657LE Page 77 90...