DE3 User Manual
6
Below is more detailed information regarding the blocks in
Figure 1.4:
Stratix III FPGA
•
EP3SL340
-
338,000 logic elements (LEs)
-
18,381K Total Memory Kbits
-
526 18x18-bit Multipliers blocks
-
12 phase-locked-loops (PLLs)
-
•
EP3SE260
-
254,400 logic elements (LEs)
-
16,282K Total Memory Kbits
-
768 18x18-bit Multipliers blocks
-
12 phase-locked-loops (PLLs)
•
EP3SL150
-
142,000 logic elements (LEs)
-
6,390K Total Memory Kbits
-
384 18x18-bit Multipliers blocks
-
8 phase-locked-loops (PLLs)
Serial Configuration device and USB Blaster circuit
•
Altera’s EPCS128/EPCS64 Serial Configuration device
•
On-board USB Blaster for programming and user API control
•
Support JTAG mode
DDR2 SO-DIMM socket
•
Up to 4GB capacity
•
Share the same I/O bus with HSTC connector B
SD card socket
•
Provides SPI and 1-bit SD mode for SD Card access
Summary of Contents for Altera DE3
Page 1: ...Altera DE3 Board ...
Page 67: ...DE3 User Manual 64 Figure 5 5 Plug USB Devices into DE3 Figure 5 6 Display Device Information ...
Page 75: ...DE3 User Manual 72 Figure 5 14 Display SD Card Information for the SD Card Demonstration ...
Page 79: ...DE3 User Manual 76 Figure 5 19 Parameter Settings in DDR2 Controller ...
Page 114: ...DE3 User Manual 111 Figure D 5 The reported message of the invalid I O pins ...