R01UH0092EJ0110 Rev.1.10
Page 250 of 807
Jul 31, 2012
M16C/64C Group
16. DMAC
16.4
Interrupts
Refer to operation examples for interrupt request generation timing.
For details on interrupt control, refer to 14.7 “Interrupt Control”.
When the DMS bit or bits DSEL4 to DSEL0 in the DMiSL register are changed, the DMAS bit in the
DMiCON sometimes becomes 1 (DMA requested) (i = 0 to 3). Therefore, set the DMAS bit to 0 (DMA not
requested) after the DMS bit or bits DSEL4 to DSEL0 in the DMiSL register are changed. Refer to 14.13
“Notes on Interrupts” for more details.
Table 16.11
DMAC Interrupt Related Registers
Address
Register
Symbol
Reset Value
DMA0 Interrupt Control Register
DMA1 Interrupt Control Register
DMA2 Interrupt Control Register
Summary of Contents for M16C Series
Page 846: ...M16C 64C Group R01UH0092EJ0110...