![NXP Semiconductors QN902 Series User Manual Download Page 123](http://html1.mh-extra.com/html/nxp-semiconductors/qn902-series/qn902-series_user-manual_1722213123.webp)
NXP Semiconductors
QN902x
User Manual of QN902x
UM10996
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2018. All rights reserved.
User Manual
Rev. 1.3
— 05 November 2018
123 of 128
17.
List of tables
Table 1 Interrupt Sources ....................................................4
Table 2 Register Map ..........................................................7
Table 3 CRSS (CLK_RST_SOFT_SET) .............................8
Table 4 CRSC (CLK_RST_SOFT_CLR) .............................9
Table 5 CMDCR (CLK_MUX_DIV_CTRL) ........................10
Table 6 STCR (SYS_TICK_CTRL) ...................................11
Table 7 PMCR0 (PIN_MUX_CTRL0) ................................12
Table 8 PMCR1 (PIN_MUX_CTRL1) ................................12
Table 9 PMCR2 (PIN_MUX_CTRL2) ................................12
Table 10 PDCR (PAD_DRV_CTRL) .................................13
Table 11 PPCR0 (PAD_PULL_CTRL0) ............................14
Table 12 PPCR1 (PAD_PULL_CTRL1) ............................14
Table 13 RCS (RST_CAUSE_SRC) .................................15
Table 14 IOWCR (IO_WAKEUP_CTRL) ...........................15
Table 15 BLESR (BLE_STATUS) .....................................16
Table 16 SMR (SYS_MODE_REG) ..................................17
Table 17 CHIP_ID .............................................................17
Table 18 PGCR0 (POWER_GATING_CTRL0) .................17
Table 19 PGCR1 (POWER_GATING_CTRL1) .................19
Table 20 PGCR2 (POWER_GATING_CTRL2) .................21
Table 21 GCR (GAIN_CTRL) ............................................22
Table 22 IVREF_X32 ........................................................23
Table 23 XTAL_BUCK ......................................................24
Table 24 LO1 ....................................................................25
Table 25 ADCCR ..............................................................26
Table 26 Power Mode .......................................................32
Table 27 Register Map ......................................................39
Table 28 ADC0 ..................................................................39
Table 29 ADC1 ..................................................................40
Table 30 ADC2 ..................................................................42
Table 31 SR ......................................................................43
Table 32 DATA ..................................................................43
Table 33 Pin summary ......................................................52
Table 34 System Clock Register .......................................53
Table 35 I2C Register Map ...............................................63
Table 36 CR ......................................................................63
Table 37 SR ......................................................................64
Table 38 TXD ....................................................................64
Table 39 RXD ....................................................................65
Table 40 INT .....................................................................65
Table 41 Register Map ......................................................67
Table 42 CR ......................................................................67
Table 43 PSCL ..................................................................68