![NXP Semiconductors QN902 Series User Manual Download Page 43](http://html1.mh-extra.com/html/nxp-semiconductors/qn902-series/qn902-series_user-manual_1722213043.webp)
NXP Semiconductors
QN902x
User Manual of QN902x
UM10996
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2018. All rights reserved.
User Manual
Rev 1.3
— 05 November 2018
43 of 128
Bit
Type
Reset
Symbol
Description
31-16
RW
7FFFh
WCMP_TH_HI[15-0]
Windows compare high threshold
If ADC result is larger than WCMP_TH_HI, one
interrupt will be generated.
15-0
RW
8000h
WCMP_TH_LO[15-0]
Windows compare low threshold.
If ADC result is smaller than WCMP_TH_LO, one
interrupt will be generated.
Table 31 SR
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
RSV
D
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
FIFO
_O
F_IF
WCMP_
IF_
IF
D
A
T_R
D
Y_IF
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
W1
R
W1
R
Bit
Type
Reset
Symbol
Description
31-3
RW
0
RSVD
Reserved
2
RW1
0
FIFO_OF_IF
FIFO overflow interrupt flag, write 1 to clear
1
RW1
0
WCMP_IF_IF
Window compare interrupt flag, write 1 to clear
0
R
0
DAT_RDY_IF
Data ready interrupt flag, to be cleared automatically after
FIFO data is read.
Table 32 DATA
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
A
D
C
_DAT
A
[15
]
A
D
C
_D
A
TA
[14
]
A
D
C
_DAT
A
[13
]
A
D
C
_DAT
A
[12
]
A
D
C
_DAT
A
[11
]
A
D
C
_DAT
A
10
]
A
D
C
_DAT
A
[9]
A
D
C
_DAT
A
[8]
A
D
C
_DAT
A
[7]
A
D
C
_DAT
A
[6]
A
D
C
_DAT
A
[5]
A
D
C
_DAT
A
[4]
A
D
C
_DAT
A
[3]
A
D
C
_DAT
A
[2]
A
D
C
_DAT
A
[1]
A
D
C
_DAT
A
[0]
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Bit
Type
Reset
Symbol
Description
31-16
R
0
RSVD
Reserved
15-0
R
0
ADC_DATA[15-0]
ADC data read from FIFO, in 2’
s-complement
4.4
Software Document and Example Code
Refer to “
QN902X API Programming G
uide v1.0.pdf” and ADC example source code in
the SDK.