NXP Semiconductors
QN902x
User Manual of QN902x
UM10996
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2018. All rights reserved.
User Manual
Rev 1.3
— 05 November 2018
68 of 128
1 = enable.
0
RW
0
PWM_EN_0
PWM channel 0 enable:
0 = disable;
1 = enable.
Table 43 PSCL
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
C
H1_P
SC
L[9]
C
H1_P
SC
L[8]
C
H1_
PS
C
L[7]
C
H1_P
SC
L[6]
C
H1_P
SC
L[5]
C
H1_P
SC
L[4]
C
H1_P
SC
L[3]
C
H1_P
SC
L[2]
C
H1_P
SC
L[1]
C
H1_P
SC
L[0]
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
R
SVD
C
H0_P
SC
L[9]
C
H0_P
SC
L[8]
C
H0_P
SC
L[7]
C
H0_P
SC
L[6]
C
H0_P
SC
L[5]
C
H0_P
SC
L[4]
C
H0_P
SC
L[3]
C
H0_P
SC
L[2]
C
H0_P
SC
L[1]
C
H0_P
SC
L[0]
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
RW
RW
RW
RW
RW
RW
RW
RW
RW
R
R
R
R
R
R
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Bit
Type
Reset
Symbol
Description
31-26
R
0
RSVD
Reserved
25-16
RW
0
CH1_PSCL[9-0]
PWM channel 1 prescaler. Output frequency = fclk/(
CH 1)
15-10
R
0
RSVD
Reserved
9-0
RW
0
CH0_PSCL[9-0]
PWM channel 0 prescaler. Output frequency = fclk/(
CH 1)
Table 44 PCP
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
C
H1_C
M
P[7]
C
H1_C
M
P[6]
C
H1_C
M
P[5]
C
H1_C
M
P[4]
C
H1_C
M
P[3]
C
H1_C
M
P[2]
C
H1_C
M
P[1]
C
H1_C
M
P[0]
C
H1_P
ER
IOD[7]
C
H1_P
ER
IOD[6]
C
H1_P
ER
IOD[5]
C
H1_P
ER
IOD[4]
C
H1_P
ER
IOD[3]
C
H1_P
ER
IOD[2]
C
H1_P
ER
IOD[1]
C
H1_P
ER
IOD[0]
C
H0_C
M
P[7]
C
H0_C
M
P[6]
C
H0_C
M
P[5]
C
H0_C
M
P
[4]
C
H0_C
M
P[3]
C
H0_C
M
P[2]
C
H0_C
M
P[1]
C
H0_C
M
P[0]
C
H0_P
ER
IOD[7]
C
H0_P
ER
IOD[6]
C
H0_P
ER
IOD[5]
C
H0_P
ER
IOD[4]
C
H0_P
ER
IOD[3]
C
H0_P
ER
IOD[2]
C
H0_P
ER
IOD[1]
C
H0_P
ER
IOD[0]
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Bit
Type
Reset
Symbol
Description
31-24
RW
FFh
CH1_CMP[7-0]
PWM channel 1 compare register.
23-16
RW
FFh
CH1_PERIOD[7-0]
PWM channel 1 period register.
15-8
RW
FFh
CH0_CMP[7-0]
PWM channel 0 compare register.
7-0
RW
FFh
CH0_PERIOD[7-0]
PWM channel 0 period register.