![NXP Semiconductors QN902 Series User Manual Download Page 114](http://html1.mh-extra.com/html/nxp-semiconductors/qn902-series/qn902-series_user-manual_1722213114.webp)
NXP Semiconductors
QN902x
User Manual of QN902x
UM10996
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2018. All rights reserved.
User Manual
Rev 1.3
— 05 November 2018
114 of 128
5
RW
0
UART1_PIN_SEL
0 = uart1_cts is connected with P1_2;
uart1_rxd is connected with P1_0;
1 = uart1_cts is connected with P3_7;
uart1_rxd is connected with P2_0;
4
RW
0
I2C_PIN_SEL
0 = i2c_scl is connected with P2_4;
I2c_sda is connected with P2_3;
1 = 2c_scl is connected with P0_5;
I2c_sda is connected with P0_2;
3
RW
0
ADCT_PIN_SEL
0 = ADC Trigger is connected with P1_2;
1 = ADC Trigger is connected with P0_5;
2
R
0
RSVD
Reserved
1
RW
0
SPI0_PIN_SEL
0 = SPI 0 CLK is connected with P0_2;
SPI 0 CS0 is connected with P0_1;
SPI 0 Data out is connected with P0_0;
SPI 0 Data in is connected with P1_7;
1 = SPI 0 CLK is connected with P3_5;
SPI 0 CS0 is connected with P3_6;
SPI 0 Data out is connected with P3_4;
SPI 0 Data in is connected with P3_3;
0
RW
0
SPI1_PIN_SEL
0 = SPI 1 CLK is connected with P1_3;
SPI 1 CS0 is connected with P1_2;
SPI 1 Data out is connected with P1_1;
SPI 1 Data in is connected with P1_0;
1 = SPI 1 CLK is connected with P2_2;
SPI 1 CS0 is connected with P3_7;
SPI 1 Data out is connected with P2_1;
SPI 1 Data in is connected with P2_0;
14.4.1.4
PAD_DRV_CTRL
PAD_DRV_CTRL Offset = 2Ch
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
SVD
PA
D
_DRV_C
TR
L
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Description of Word
Bit
Type
Reset
Name
Description
31
R
0
RSVD
30-0
RW
0h
PAD_DRV_CTRL
Every bit control one GPIO PAD driver ability;
0 = Low driver ;