NXP Semiconductors
QN902x
User Manual of QN902x
UM10996
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2018. All rights reserved.
User Manual
Rev 1.3
— 05 November 2018
24 of 128
22-21
RW
01b
BM_PKDET3[1-0]
PKDET3 bias current setting
11 = 125%
10 = 100%
01 = 75%
00 = 50%
20-19
RW
10b
VREG12_D[1-0]
1.2V regulator for digital (dvdd12_core) output
voltage selection
11b = 1.3V
10b = 1.2V
01b = 1.1V
00b = 1.0V
18
RW
0
DVDD12_SW_EN
1 = Enable switch on between dvdd12_core and
dvdd12_pmu
17
RW
0
BUCK_BYPASS
Bypass buck converter
16
RW
0
BUCK_DPD
DC-DC power down without waiting current crossing
zero.
15-14
RW
1
BUCK_ERR_ISEL[1-
0]
DC-DC error amplifier current adjustment.
00b = 15uA,
01b = 20uA,
10b = 25uA,
11b = 30uA.
13-12
RW
0
BUCK_VBG[1-0]
DC-DC Bandgap output voltage adjustment.
11
RW
0
X32SMT_EN
Reserved. Write ‘0’
10
RW
0
X32BP_RES
Bypass source degeneration resistor in the core of
32.768KHz XTAL.
9-8
RW
10b
BM_X32BUF[1-0]
Bias current control of 32.768KHz buffer
00b = 100nA
01b = 200nA
10b = 500nA
11b = 600nA
7-6
RW
01
X32INJ[1-0]
Select 32.768KHz XTAL clock source
00b = Use crystal oscillator between XTAL1/XTAL2
01b = Digital clock injection to XTAL1
10b = Single-end sine wave injection to XTAL1
11b = Differential since wave injection to XTAL1/
XTAL2
5-0
RW
10000
0b
X32ICTRL[5-0]
32.768KHz crystal bias current control
IB = 25nA*X32ICTRL
Table 23 XTAL_BUCK
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
NC
XINJ
[1]
XINJ
[0]
XICT
R
L[5]
XICT
R
L[4]
XICT
R
L[3]
XICT
R
L[2]
XICT
R
L[1]
XICT
R
L[0]
XC
SEL[5]
XC
SEL[4]
XC
SEL[3]
XC
SEL[2]
XC
SEL[1]
XC
SEL[0]
XS
M
T_E
N
BUC
K_VTH
L[1]
BUC
K_VTH
L[0]
BUC
K_VTH
H[
1]
BUC
K_VTH
H[
0]
BUC
K_T
M
O
S[2]
BUC
K_T
M
O
S[1]
BUC
K_T
M
O
S[0]
BUC
K_F
C
BUC
K_A
GAIN
BUC
K_A
D
R
ES
BUC
K_BM[1]
BUC
K_BM[0]
TS
T_C
PR
EF
[3]
TS
T_C
PR
EF
[2]
TS
T_C
PR
EF
[1]
TS
T_C
PR
EF
[0]
0
0
0
1
0
0
0
0
0
1
0
0
0
0
0
0
0
1
1
1
0
1
0
0
1
0
1
0
0
1
0
1
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW