![NXP Semiconductors QN902 Series User Manual Download Page 7](http://html1.mh-extra.com/html/nxp-semiconductors/qn902-series/qn902-series_user-manual_1722213007.webp)
NXP Semiconductors
QN902x
User Manual of QN902x
UM10996
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2018. All rights reserved.
User Manual
Rev 1.3
— 05 November 2018
7 of 128
The Power-on Reset and Brown-out detectors provide power line monitoring with
exceptional low power consumption. The cause of the reset may be read by the
software from the registers.
The RST_CAUSE_SRC register indicates the reason for the last reset. The register should
be cleared after read at the startup. Otherwise the register may indicate multiple reset
causes at next startup. Note that it is possible to have multiple reset causes. For example,
an external reset and a watchdog reset may happen simultaneously. For more
information, please see RST_CAUSE_SRC (RCS) register description.
2.5
Register Description
2.5.1
Register Map
The MCU subsystem register base address is 0x40000000.
Table 2 Register Map
Offset
Name
Description
000h
CRSS
Enable clock gating and set block reset
004h
CRSC
Disable clock gating and clear block reset
008h
CMDCR
Set clock switch and clock divider
00Ch
STCR
Set systick timer STCALIB and STCLKEN
014h
SOCR
Reserved. Don’t change
020h
PMCR0
PIN Mux control 0
024h
PMCR1
PIN Mux control 1
028h
PMCR2
PIN Mux control 2
02Ch
PDCR
PAD Driver control
030h
PPCR0
PAD Pull-up and Pull-down control 0
034h
PPCR1
PAD Pull-up and Pull-down control 1
038h
RCS
Reset Cause source
03Ch
IOWCR
Controller IO as wakeup source
040h
BLESR
BLE status
080h
SMR
QN902X enter SCAN or test mode
088h
CHIP_ID
CHIP_ID
090h
PGCR0
Power gating control 0
094h
PGCR1
Power gating control 1
098h
PGCR2
Power gating control 2
09Ch
GCR
Control RF Gain
0A0h
IVREF_X32
Control XTAL32 and IVREF
0A4h
XTAL_BUCK
Control XTAL and BUCK
0A8h
LO1
Control analog LO
0ACh
LO2
Reserved
. Don’t change
0B0h
RXCR
Reserved
. Don’t’ change
0B4h
ADCCR
Control SAR ADC clock source
0B8h
ANACTRL
Control analog peripherals
0BCh
ADDITION
Other analog internal control