432
Chapter 10
16-bit Inverter Timer/Counter R
User’s Manual U16580EE3V1UD00
(8)
Timer output change after compare register updating
Timer output is affected when the compare register value is updated during reload execution. The
timer output level is changed at any timing listed in Tables 10-1 and 10-2.
Table 10-1:
Positive Phase Operation Condition List
Operation
Symbol
Condition
Set
ST1
Match between counting up near the 16-bit sub-counter trough and compare register
values (< TRnDTC0)
Clear
RT1
Match between counting down near the 16-bit sub-counter trough and compare register
values (< TRnDTC0)
Set
ST2
At completion of dead time counter (TRnDTC0) operation
Clear
RT2
When 16-bit counter value matches with compare register value during count-down
operation
Set
ST3
100% output for PWM duty
Clear
RT3
When no match occurs until 16-bit sub-counter counts down to 0000H
Clear
RT4
TRnCCR0 and TRnDTC0 settings are changed at a reload timing.
Though neither a match (nor a match interrupt) occurs between TRnCCR0 and
TRnDTC0, the operation is cleared by special processing.
Clear
RT5
The operation is cleared upon a match between peripheral 16-bit sub-counter peak and
compare register values in positive phase active level.
Table 10-2:
Negative Phase Operation Condition List
Operation
Symbol
Condition
Set
SB1
Match between counting down near the 16-bit sub-counter peak and compare register
values (> TRnCCR0 - TRnDTC1)
Clear
RB1
Match between counting up near the 16-bit sub-counter peak and compare register
values (> TRnCCR0 - TRnDTC1)
Set
SB2
At completion of dead time counter (TRnDTC1) operation
Clear
RB2
When 16-bit counter value matches with compare register value during count-up
operation
Set
SB3
100% output for PWM duty
Clear
RB3
When no match occurs until 16-bit sub-counter counts up to TRnCCR0
Clear
RB4
TRnCCR0 and TRnDTC0 settings are changed at a reload timing.
Though neither a match (nor a match interrupt) occurs between TRnCCR0 and
TRnDTC1, the operation is cleared by special processing.
Clear
RB5
The operation is cleared upon a match between peripheral 16-bit sub-counter trough and
compare register values in negative phase active level.
Summary of Contents for MuPD70F3187
Page 6: ...6 Preface User s Manual U16580EE3V1UD00 ...
Page 16: ...16 User s Manual U16580EE3V1UD00 ...
Page 28: ...28 User s Manual U16580EE3V1UD00 ...
Page 32: ...32 User s Manual U16580EE3V1UD00 ...
Page 84: ...84 Chapter 2 Pin Functions User s Manual U16580EE3V1UD00 MEMO ...
Page 144: ...144 Chapter 3 CPU Functions User s Manual U16580EE3V1UD00 MEMO ...
Page 312: ...312 Chapter 9 16 Bit Timer Event Counter P User s Manual U16580EE3V1UD00 MEMO ...
Page 534: ...534 Chapter 11 16 bit Timer Event Counter T User s Manual U16580EE3V1UD00 ...
Page 969: ...969 Chapter 20 Port Functions User s Manual U16580EE3V1UD00 MEMO ...
Page 970: ...970 Chapter 20 Port Functions User s Manual U16580EE3V1UD00 ...
Page 976: ...976 Chapter 22 Internal RAM Parity Check Function User s Manual U16580EE3V1UD00 MEMO ...
Page 984: ...984 Chapter 23 On Chip Debug Function OCD User s Manual U16580EE3V1UD00 MEMO ...
Page 1006: ...1006 Chapter 24 Flash Memory User s Manual U16580EE3V1UD00 MEMO ...
Page 1036: ...1036 Chapter 27 Recommended Soldering Conditions User s Manual U16580EE3V1UD00 MEMO ...
Page 1046: ...1046 Appendix A Index User s Manual U16580EE3V1UD00 MEMO ...
Page 1052: ...1052 User s Manual U16580EE3V1UD00 ...
Page 1053: ......