338
Chapter 10
16-bit Inverter Timer/Counter R
User’s Manual U16580EE3V1UD00
Figure 10-21:
TMRn Option Register 2 (TRnOPT2) (2/2)
Remark:
n = 0, 1
TRnAT03 TRnAT02
A/D Converter Trigger Signal (TRnADTRG0) Generation with
Occurrence of Compare Match Interrupt (INTTRnCCR4)
0
0
No trigger signal is generated when INTTRnCCR4 occurs.
0
1
Trigger signal is generated, when INTTRnCCR4 occurs and TMRn
is counting up.
1
0
Trigger signal is generated, when INTTRnCCR4 occurs and TMRn
is counting down.
1
1
Trigger signal is generated, when INTTRnCCR4 occurs in any
state (TMRn is counting up or down)
Cautions: 1. Bit TRnAT03 can be set to 1 only in the triangular wave PWM mode
and high-accuracy T-PWM mode. In all other modes, be sure to set
this bit to 0.
2. Bit TRnAT02 can be set to 1 only in the PWM mode, high-accuracy
T-PWM mode, triangular wave PWM mode, and PWM mode with dead
time. In all other modes, be sure to set this bit to 0.
TRnAT01
A/D Converter Trigger Signal (TRnADTRG0) Generation with
Occurrence of Peak Interrupt (INTTRnCD)
0
No trigger signal is generated when peak interrupt (INTTRnCD) occurs.
1
Trigger signal is generated when peak interrupt (INTTRnCD) occurs after
thinning out.
Caution:
Bit TRnAT01 can be set to 1 only in the PWM mode, high-accuracy
T-PWM mode, and PWM mode with dead time. In all other modes, be sure
to set this bit to 0.
Remark:
When bit TRnAT01 is set (1) the trigger signal coincides with the peak interrupt
(INTTRnCD) controlled by the TRnOPT1 register (including thinning out).
TRnAT00
A/D Converter Trigger Signal (TRnADTRG0) Generation with
Occurrence of Valley Interrupt (INTTRnOD)
0
No trigger signal is generated when valley interrupt (INTTRnOD) occurs.
1
Trigger signal is generated when valley interrupt (INTTRnOD) occurs after
thinning out.
Caution:
Bit TRnAT00 can be set to 1 only in the high-accuracy T-PWM mode and
triangular wave PWM mode. In all other modes, be sure to set this bit to 0.
Remark:
When bit TRnAT00 is set (1) the trigger signal coincides with the valley
interrupt (INTTRnOD) controlled by the TRnOPT1 register (including thinning
out).
Summary of Contents for MuPD70F3187
Page 6: ...6 Preface User s Manual U16580EE3V1UD00 ...
Page 16: ...16 User s Manual U16580EE3V1UD00 ...
Page 28: ...28 User s Manual U16580EE3V1UD00 ...
Page 32: ...32 User s Manual U16580EE3V1UD00 ...
Page 84: ...84 Chapter 2 Pin Functions User s Manual U16580EE3V1UD00 MEMO ...
Page 144: ...144 Chapter 3 CPU Functions User s Manual U16580EE3V1UD00 MEMO ...
Page 312: ...312 Chapter 9 16 Bit Timer Event Counter P User s Manual U16580EE3V1UD00 MEMO ...
Page 534: ...534 Chapter 11 16 bit Timer Event Counter T User s Manual U16580EE3V1UD00 ...
Page 969: ...969 Chapter 20 Port Functions User s Manual U16580EE3V1UD00 MEMO ...
Page 970: ...970 Chapter 20 Port Functions User s Manual U16580EE3V1UD00 ...
Page 976: ...976 Chapter 22 Internal RAM Parity Check Function User s Manual U16580EE3V1UD00 MEMO ...
Page 984: ...984 Chapter 23 On Chip Debug Function OCD User s Manual U16580EE3V1UD00 MEMO ...
Page 1006: ...1006 Chapter 24 Flash Memory User s Manual U16580EE3V1UD00 MEMO ...
Page 1036: ...1036 Chapter 27 Recommended Soldering Conditions User s Manual U16580EE3V1UD00 MEMO ...
Page 1046: ...1046 Appendix A Index User s Manual U16580EE3V1UD00 MEMO ...
Page 1052: ...1052 User s Manual U16580EE3V1UD00 ...
Page 1053: ......