26
User’s Manual U16580EE3V1UD00
Internal RAM Parity Error Status Register (RAMERR) ............................................ 974
Internal RAM Parity Error Address Register (RAMPADD) ...................................... 975
Connecting N-Wire Type Emulator (IE-V850E1-CD-NW (N-Wire Card)) .................. 979
Pin Configuration of Emulator Connector (on Target System Side) .......................... 980
Example of Recommended Emulator Connection of V850E/PH2............................. 982
PD70F3187................................................................... 986
PD70F3447................................................................... 987
Environment Required for Writing Programs to Flash Memory ................................. 991
Communication with Dedicated Flash Programmer (UARTC0) ................................ 992
Communication with Dedicated Flash Programmer (CSIB0) .................................... 992
Communication with Dedicated Flash Programmer (CSIB0 + HS) ........................... 993
Conflict of Signals (RESET Pin) .............................................................................. 1002
External Asynchronous Memory Access Read Timing............................................ 1013
External Asynchronous Memory Access Write Timing............................................ 1015
CSIB Timing in Master Mode (CKP, DAP bits = 00B or 11B).................................. 1022
CSIB Timing in Master Mode (CKP, DAP bits = 01B or 10B).................................. 1022
CSIB Timing in Slave Mode (CKP, DAP bits = 00B or 11B).................................... 1023
CSIB Timing in Slave Mode (CKP, DAP bits = 01B or 10B).................................... 1023
CSI3 Timing in Master Mode (CKP, DAP bits = 00B or 11B) .................................. 1025
CSI3 Timing in Master Mode (CKP, DAP bits = 01B or 10B) .................................. 1025
CSI3 Timing in Slave Mode (CKP, DAP bits = 00B or 11B) .................................... 1026
CSI3 Timing in Slave Mode (CKP, DAP bits = 01B or 10B) .................................... 1026
CSI3 Chip Select Timing (Master Mode only) (CSIT = 0, CSWE = 0, CSMD = 0) .. 1027
CSI3 Chip Select Timing (Master Mode only) (CSIT = 0, CSWE = 1, CSMD = 0) .. 1027
Summary of Contents for MuPD70F3187
Page 6: ...6 Preface User s Manual U16580EE3V1UD00 ...
Page 16: ...16 User s Manual U16580EE3V1UD00 ...
Page 28: ...28 User s Manual U16580EE3V1UD00 ...
Page 32: ...32 User s Manual U16580EE3V1UD00 ...
Page 84: ...84 Chapter 2 Pin Functions User s Manual U16580EE3V1UD00 MEMO ...
Page 144: ...144 Chapter 3 CPU Functions User s Manual U16580EE3V1UD00 MEMO ...
Page 312: ...312 Chapter 9 16 Bit Timer Event Counter P User s Manual U16580EE3V1UD00 MEMO ...
Page 534: ...534 Chapter 11 16 bit Timer Event Counter T User s Manual U16580EE3V1UD00 ...
Page 969: ...969 Chapter 20 Port Functions User s Manual U16580EE3V1UD00 MEMO ...
Page 970: ...970 Chapter 20 Port Functions User s Manual U16580EE3V1UD00 ...
Page 976: ...976 Chapter 22 Internal RAM Parity Check Function User s Manual U16580EE3V1UD00 MEMO ...
Page 984: ...984 Chapter 23 On Chip Debug Function OCD User s Manual U16580EE3V1UD00 MEMO ...
Page 1006: ...1006 Chapter 24 Flash Memory User s Manual U16580EE3V1UD00 MEMO ...
Page 1036: ...1036 Chapter 27 Recommended Soldering Conditions User s Manual U16580EE3V1UD00 MEMO ...
Page 1046: ...1046 Appendix A Index User s Manual U16580EE3V1UD00 MEMO ...
Page 1052: ...1052 User s Manual U16580EE3V1UD00 ...
Page 1053: ......