A-4
|
ni.com
Appendix A
CLIP Signals
NI-7935R
Refer to the following table for a list of the NI-7935R socketed CLIP signals.
sPort<0..1>_
EnablePower
Out
SocketClk40
Enables or disables the power
supply to Port <0..1>.
This signal is active high.
sPort<0..1>_
PowerGood
In
SocketClk40
Indicates that the power supply
to the cable for Port <0..1> is
enabled.
This signal may deassert if an
over-power condition is
detected.
Table A-2.
NI-7935R CLIP Signals
Port
Direction
Clock Domain
Description
MGT_RefClk0_p
In (pad)
—
Differential input clock that you
must connect to an
IBUFDS_GTE2 input buffer
primitive when this input clock
is used in your design
MGT_RefClk0_n
In (pad)
—
SocketClk40
In
Clock
A 40 MHz clock that runs
continuously regardless of
connectivity. This signal is
connected to the
40 MHz
Onboard Clock
signal, which is
the default top-level clock for the
LabVIEW FPGA VI.
Table A-1.
NI-7932R CLIP Signals (Continued)
Port
Direction
Clock Domain
Description