PLL PINS
9 - 10
PLL CLOCK OSCILLATOR
MOTOROLA
CLVCC
VCC for the CKOUT output. The voltage should be well regulated and the pin
should be provided with an extremely low impedance path to the VCC power
rail. CLVCC should be bypassed to CLGND by a 0.1
µ
F capacitor located as
close as possible to the chip package.
CLGND
GND for the CKOUT output. The pin should be provided with an extremely low
impedance path to ground. CLVCC should be bypassed to CLGND by a 0.1
µ
F
capacitor located as close as possible to the chip package.
PCAP
Off-chip capacitor for the PLL filter. One terminal of the capacitor is connected
to PCAP while the other terminal is connected to PVCC. The capacitor value is
specified in the particular device’s Technical Data Sheet.
CKOUT
This output pin provides a 50% duty cycle output clock synchronized to the
internal processor clock when the PLL is enabled and locked. When the PLL is
disabled, the output clock at CKOUT is derived from, and has the same
frequency and duty cycle as, EXTAL.
Note:
If the PLL is enabled and the multiplication factor is less than or equal to
4, then CKOUT is synchronized to EXTAL.
CKP
This input pin defines the polarity of the CKOUT signal. Strapping CKP through
a resistor to GND will make the CKOUT polarity the same as the EXTAL
polarity. Strapping CKP through a resistor to VCC will make the CKOUT polarity
the inverse of the EXTAL polarity. The CKOUT clock polarity is internally
latched at the end of the hardware reset, so that any changes of the CKP pin
logic state after deassertion of RESET will not affect the CKOUT clock polarity.
PINIT
During the assertion of hardware reset, the value at the PINIT input pin is
written into the PEN
bit of the PLL control register. After hardware reset is
deasserted, the PINIT pin is ignored.
PLOCK
The PLOCK output originates from the Phase Detector. The chip asserts
PLOCK when the PLL is enabled and has locked on the proper phase and
frequency of EXTAL. The PLOCK output is deasserted by the chip if the PLL is
enabled and has not locked on the proper phase and
frequency. PLOCK is
asserted if the PLL is disabled. PLOCK is a reliable indicator of the PLL lock
state only after exiting the hardware reset state.
Summary of Contents for DSP56K
Page 12: ...xii LIST of TABLES MOTOROLA List of Tables Continued Table Page Number Title Number ...
Page 13: ...MOTOROLA DSP56K FAMILY INTRODUCTION 1 1 SECTION 1 DSP56K FAMILY INTRODUCTION ...
Page 31: ...MOTOROLA DATA ARITHMETIC LOGIC UNIT 3 1 SECTION 3 DATA ARITHMETIC LOGIC UNIT ...
Page 50: ...DATA ALU SUMMARY 3 20 DATA ARITHMETIC LOGIC UNIT MOTOROLA ...
Page 51: ...MOTOROLA ADDRESS GENERATION UNIT 4 1 SECTION 4 ADDRESS GENERATION UNIT ...
Page 77: ...MOTOROLA PROGRAM CONTROL UNIT 5 1 SECTION 5 PROGRAM CONTROL UNIT ...
Page 124: ...INSTRUCTION GROUPS 6 30 INSTRUCTION SET INTRODUCTION MOTOROLA ...
Page 125: ...MOTOROLA PROCESSING STATES 7 1 SECTION 7 PROCESSING STATES STOP WAIT EXCEPTION NORMAL RESET ...
Page 167: ...STOP PROCESSING STATE MOTOROLA PROCESSING STATES 7 43 ...
Page 168: ...STOP PROCESSING STATE 7 44 PROCESSING STATES MOTOROLA ...
Page 169: ...MOTOROLA PORT A 8 1 SECTION 8 PORT A ...
Page 176: ...PORT A INTERFACE 8 8 PORT A MOTOROLA ...
Page 177: ...MOTOROLA PLL CLOCK OSCILLATOR 9 1 SECTION 9 PLL CLOCK OSCILLATOR x x d Φ VCO ...
Page 191: ...10 2 ON CHIP EMULATION OnCE MOTOROLA SECTION 10 ON CHIP EMULATION OnCE ...
Page 218: ...USING THE OnCE MOTOROLA ON CHIP EMULATION OnCE 10 29 ...
Page 604: ...INSTRUCTION ENCODING A 338 INSTRUCTION SET DETAILS MOTOROLA ...
Page 605: ...MOTOROLA BENCHMARK PROGRAMS B 1 APPENDIX B BENCHMARK PROGRAMS T T T T T P1 P3 P2 P4 T T T ...
Page 609: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 5 ...
Page 611: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 7 ...
Page 613: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 9 ...
Page 615: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 11 ...