4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
56
65
0x154
HT bus receive address window 4 base address (external access)
0x80
HT bus interrupt vector register [31: 0]
0x84
HT Bus Interrupt Vector Register [63:32]
0x88
HT Bus Interrupt Vector Register [95:64]
0x8c
HT bus interrupt vector register [127: 96]
0x90
HT bus interrupt vector register [159: 128]
0x94
HT Bus Interrupt Vector Register [191: 160]
0x98
HT Bus Interrupt Vector Register [223: 192]
0x9C
HT Bus Interrupt Vector Register [255: 224]
0xA0
HT bus interrupt enable register [31: 0]
0xA4
HT bus interrupt enable register [63:32]
0xA8
HT bus interrupt enable register [95:64]
0xAC
HT bus interrupt enable register [127: 96]
0xB0
HT bus interrupt enable register [159: 128]
0xB4
HT bus interrupt enable register [191: 160]
0xB8
HT bus interrupt enable register [223: 192]
0xBC
HT bus interrupt enable register [255: 224]
0xC0
Interrupt Discovery &
Configuration
Interrupt Capability
0xC4
DataPort
0xC8
IntrInfo [31: 0]
0xCC
IntrInfo [63:32]
0xD0
POST address window
Configuration register
HT bus POST address window 0 enable (internal access)
0xD4
HT bus POST address window 0 base address (internal access)
0xD8
HT bus POST address window 1 enable (internal access)
0xDC
HT bus POST address window 1 base address (internal access)
0xE0
Prefetchable address window
Configuration register
HT bus can be prefetched address window 0 enabled (internal access)
0xE4
HT bus prefetchable address window 0 base address (internal access)
0xE8
HT bus prefetch address window 1 enabled (internal access)
0xEC
Ht bus prefetchable address window 1 base address (internal access)
0xF0
Uncache address window
Configuration register
HT bus Uncache address window 0 enable (external access)
0xF4
HT bus Uncache address window 0 base address (external access)
0xF8
HT bus Uncache address window 1 is enabled (external access)
0xFC
HT bus Uncache address window 1 base address (external access)
0x168
HT bus Uncache address window 2 enable (external access)
0x16C
HT bus Uncache address window 2 base address (external access)
0x170
HT bus Uncache address window 3 enable (external access)
0x174
HT bus Uncache address window 3 base address (external access)
0x158
P2P address window configuration register
HT bus P2P address window 0 enable (external access)
0x15C
HT bus P2P address window 0 base address (external access)
0x160
HT bus P2P address window 1 enable (external access)
0x164
HT bus P2P address window 1 base address (external access)
0x100
Sender command buffer size register
Page 70
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
0x104
Data buffer size register at the sending end
0x108
Buffer debug register on the sending side
Used to manually set the size of the sender buffer (for debugging)
0x10C
PHY matching configuration registers
for impedance PHY Configuration of the sending and receiving ends
0x110
Used to configure the controller version
0x118
Retry Count Rollover, Short Retry Attempts
0x11C
Used for error retransmission count in HyerTransport 3.0 mode
0x130
HyperTransport 3.0 link initialization and link training control
0x134
Training 0 timeout short count send
Register
Used for Training 0 short timer timeout threshold configuration
0x138
Training 0 Overtime long count
Register
Used for Training 0 long count timeout threshold configuration
0x13C
Used for Training 1 count threshold configuration
0x140
For Training 2 count threshold configuration
0x144
Used for Training 3 count threshold configuration
0x178
Software frequency configuration register
Realize the frequency switching of the controller in the working process
0x17C
Used to configure PHY related physical parameters
0x180
Link initialization debug register
Used to ignore the PHY CDR lock signal and customize the waiting time
0x184
It is used to configure the time from invalid LDT signal to link initialization
The specific meaning of each register is as follows:
10.5.1
Bridge Control