4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
75
88
Table 10-65 HT bus P2P address window 1 base address (external access) register definition
Bit field
Bit field name
Bit width reset value Visit description
Page 93
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
89
Bit field
Bit field name
Bit width reset value Visit description
31:16
ht_rx_image2_
base [39:24]
16
0x0
R / W HT bus P2P address window 1, address base address [39:24]
15: 0
ht_rx_image2_
mask [39:24]
16
0x0
R / W HT bus P2P address window 1, address masked [39:24]
10.5.15
Command send buffer size register
The command sending buffer size register is used to observe the number of buffers available for each command channel at the sending end.
Offset:
0x100
Reset value:
0x00000000
name:
Command send buffer size register
Table 10-66 Command Send Buffer Size Register
Bit field
Bit field name
Bit width reset value Visit description
31:24
B_CMD_txbuffer
8
0x0
R
Number of B channel command buffers at the sending end
2316
R_CMD_txbuffer
8
0x0
R
Number of R channel command buffers at the sending end
15: 8
NPC_CMD_txbuffer 8
0x0
R
Number of NPC channel command buffers at the sending end
7: 0
PC_CMD_txbuffer
8
0x0
R
Number of PC channel command buffers at the sending end
10.5.16
Data transmission buffer size register
The data transmission buffer size register is used to observe the number of buffers available for each data channel at the sending end.
Offset:
0x104
Reset value:
0x00000000
name:
Data transmission buffer size register
Table 10-67 Data transmission buffer size register
Bit field
Bit field name
Bit width reset value access description
31:24
Reserved
8
0x0
R
Keep
2316
R_DATA_txbuffer
8
0x0
R
Number of R channel data buffers at the sending end
15: 8
NPC_DATA_txbuffer 8
0x0
R
Number of NPC channel data buffers at the sending end
7: 0
PC_DATA_txbuffer
8
0x0
R
Number of PC channel data buffers at the sending end
10.5.17
Send buffer debug register
Send buffer debugging register is used to manually set the number of buffers at the sending end of the HT controller.
Page 94