
4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
43
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
49
0x130
Enzi_end_8
Enzi_begin_8 Wrclk_sel_8
Wrdq_clkdelay_8 Odt_oe_end_8
Odt_oe_begin_8 Odt_stop_edge_8
Odt_start_edge_8
0x138
Enzi_stop_8
Enzi_start_8
Dll_oe_shorten_8
Dll_rddqs_n_8 Dll_rddqs_p_8
Dll_wrdqs_8
Dll_wrdata_8
Dll_gate_8
0x140 Pad_ocd_clk
Pad_ocd_ctl
Pad_ocd_dqs
Pad_ocd_dq
Pad_enzi
Pad_en_ctl
Pad_en_clk
0x148 Pad_adj_code_dqs Pad_code_dqs Pad_adj_code_dq Pad_code_dq
Pad_vref_internal Pad_odt_se
Pad_modezi1v8
0x150
Pad_reset_po Pad_adj_code_clk Pad_code_lk
Pad_adj_code_cmd Pad_code_cmd
Pad_adj_code_addr Pad_code_addr
0x158
Pad_comp_code_o
Pad_comp_okn
Pad_comp_code_i
Pad_comp_mode Pad_comp_tm
Pad_comp_pd
0x160 Rdfifo_empty (RD)
Overflow (RD)
Dram_init (RD)
Rdfifo_valid
Cmd_timming
Ddr3_mode
0x168
Ba_xor_row_offset
Addr_mirror Cmd_delay
Burst_length
Bank /
Cs_resync
Cs_zq
Cs_mrs
Cs_enable
0x170 Odt_wr_cs_map
Odt_wr_length
Odt_wr_delay
Odt_rd_cs_map
Odt_rd_length
Odt_rd_delay
0x178
0x180 Lvl_resp_0 (RD)
Lvl_done (RD)Lvl_ready (RD)
Lvl_cs
tLVL_DELAY
Lvl_req (WR)
Lvl_mode
0x188 Lvl_resp_8 (RD)
Lvl_resp_7 (RD) Lvl_resp_6 (RD)Lvl_resp_5 (RD)Lvl_resp_4 (RD)
Lvl_resp_3 (RD) Lvl_resp_2 (RD)
Lvl_resp_1 (RD)
0x190 Cmd_a
Cmd_ba
Cmd_cmd
Cmd_cs
Status_cmd (RD) Cmd_req (WR)
Command_mode
0x198
Status_sref (RD) Srefresh_req
Pre_all_done (RD) Pre_all_req (RD) Mrs_done (RD)
Mrs_req (WR)
0x1A0 Mr_3_cs_0
Mr_2_cs_0
Mr_1_cs_0
Mr_0_cs_0
0x1A8 Mr_3_cs_1
Mr_2_cs_1
Mr_1_cs_1
Mr_0_cs_1
0x1B0 Mr_3_cs_2
Mr_2_cs_2
Mr_1_cs_2
Mr_0_cs_2
0x1B8 Mr_3_cs_3
Mr_2_cs_3
Mr_1_cs_3
Mr_0_cs_3
0x1C0 tRESET
tCKE
tXPR
tMOD
tZQCL
tZQ_CMD
tWLDQSEN
tRDDATA
0x1C8 tFAW
tRRD
tRCD
tRP
tREF
tRFC
tZQCS
tZQperiod
0x1D0 tODTL
tXSRD
tPHY_RDLAT
tPHY_WRLAT tRAS_max
tRAS_min
0x1D8 tXPDLL
tXP
tWR
tRTP
tRL
tWL
tCCD
tWTR
0x1E0 tW2R_diffCS
tW2W_diffCS tR2P_sameBA
tW2P_sameBA tR2R_sameBA
tR2W_sameBA
tW2R_sameBA
tW2W_sameBA
0x1E8 tR2R_diffCS
tR2W_diffCS tR2P_sameCS
tW2P_sameCS tR2R_sameCS
tR2W_sameCS
tW2R_sameCS
tW2W_sameCS
0x1F0 Power_up
Age_step
tCPDED
Cs_map
Bs_config
Nc
Pr_r2w
Placement_en
0x1F8 Hw_pd_3
Hw_pd_2
Hw_pd_1
Hw_pd_0
Credit_16
Credit_32
Credit_64
Selection_en
0x200 Cmdq_age_16
Cmdq_age_32
Cmdq_age_64
tCKESR
tRDPDEN
0x208 Wfifo_age
Rfifo_age
Power_stat3
Power_stat2
Power_stat1
Power_stat0
0x210 Active_age
Cs_place_0
Addr_win_0
Cs_diff_0
Row_diff_0
Ba_diff_0
Col_diff_0
0x218 Fastpd_age
Cs_place_1
Addr_win_1
Cs_diff_1
Row_diff_1
Ba_diff_1
Col_diff_1
0x220 Slowpd_age
Cs_place_2
Addr_win_2
Cs_diff_2
Row_diff_2
Ba_diff_2
Col_diff_2
0x228 Selfref_age
Cs_place_3
Addr_win_3
Cs_diff_3
Row_diff_3
Ba_diff_3
Col_diff_3
0x230 Win_mask_0
Win_base_0
0x238 Win_mask_1
Win_base_1
0x240 Win_mask_2
Win_base_2
0x248 Win_mask_3
Win_base_3
0x250
Cmd_monitor Axi_monitor
Ecc_code (RD)
Ecc_enable
Int_vector
Int_enable
0x258
0x260 Ecc_addr (RD)
0x268 Ecc_data (RD)
Page 54
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
0x270 Lpbk_ecc_mask (RD) Prbs_init
Lpbk_error (RD)
Prbs_23
Lpbk_start
Lpbk_en
0x278 Lpbk_ecc (RD)
Lpbk_data_mask (RD)
Lpbk_correct (RD)
Lpbk_counter (RD)
0x280 Lpbk_data_r (RD)
0x288 Lpbk_data_f (RD)
0x290 Axi0_bandwidth_w
Axi0_bandwidth_r
0x298 Axi0_latency_w
Axi0_latency_r
0x2A0 Axi1_bandwidth_w
Axi1_bandwidth_r
0x2A8 Axi1_latency_w
Axi1_latency_r
0x2B0 Axi2_bandwidth_w
Axi2_bandwidth_r
0x2B8 Axi2_latency_w
Axi2_latency_r