4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
116
147
TUD4_CONF1
0x3ff01ce8
RW
TUD4 configuration register 1
[2: 0]: DCDL_sel_signal
[5: 3]: DCDL_sel_clock
[8: 6]: signal_sel
[11: 9]: clock_sel
[18:12]: reading_sel
[19]: counter_clock_sel
[20]: sticky
[21]: reset_g
[22]: stop
[23]: start
[24]: cg_en
TUD4_RESULT
0x3ff01cf0
R
TUD4 result register
TUD5_CONF0
0x3ff01de0
RW
TUD5 configuration register 0
[47: 0]: count_target
[55:48]: monitor_enable
Page 152
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
148
TUD5_CONF1
0x3ff01de8
RW
TUD5 configuration register 1
[2: 0]: DCDL_sel_signal
[5: 3]: DCDL_sel_clock
[8: 6]: signal_sel
[11: 9]: clock_sel
[18:12]: reading_sel
[19]: counter_clock_sel
[20]: sticky
[21]: reset_g
[22]: stop
[23]: start
[24]: cg_en
TUD5_RESULT
0x3ff01df0
R
TUD5 result register
HT0_AWCOND0
0x3ff01e00
RW
HT0 AXI interface AW trigger condition 0 setting
HT0_AWMASK0
0x3ff01e08
RW
HT0's AXI interface AW trigger enable 0 setting, the highest bit is AW channel trigger enable
The trigger condition is
(AW_IN & AWMASK) == (AWCOND & AWMASK)
HT0_AWCOND1
0x3ff01e10
RW
The trigger condition of AW must be satisfied by both COND0 and COND1
HT0_AWMASK1
0x3ff01e18
RW