
4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
109
134
Page 139
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
135
CORE0_AWMASK0
0x3ff01808
RW
CORE0 AXI interface AW trigger enable 0 is set, the highest bit is AW channel trigger enable
[49: 0]: awmask
[62]: awdata_en: trigger is allowed only when the wdata trigger condition of the same wid is met at the same time
[63]: awchannel_en: enable trigger condition
The trigger condition is
(AW_IN & AWMASK) == (AWCOND & AWMASK)
CORE0_AWCOND1
0x3ff01810
RW
The trigger condition of AW must be satisfied by both COND0 and COND1
[47: 0]: awaddr
CORE0_AWMASK1
0x3ff01818
RW
Page 140
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
CORE0_ARCOND0
0x3ff01820
RW
CORE0's AXI interface AR trigger condition, similar to AW
[15: 0]: arid
[19:16]: arlen
[22:20]: arsize
[24:23]: arburst
[26:25]: arlock
[30:27]: arcache
[33:31]: arprot
[37:34]: arcmd
[47:38]: arcpuno
[48]: arvalid
[49]: arready