
4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
63
Page 78
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
74
Bit field
Bit field name
Bit width reset value Visit description
29: 0
ht_rx_image2_
trans [53:24]
16
0x0
R / W HT bus receive address window 2, the translated address [53:24]
Offset:
0x74
Reset value:
0x00000000
name:
HT bus receive address window 2 base address (external access)
Table 10- 22 HT Bus Receive Address Window 2 Base Address (External Access) Register Definition
Bit field
Bit field name
Bit width reset value Visit description
31:16
ht_rx_image2_
base [39:24]
16
0x0
R / W HT bus receive address window 2, address base address [39:24]
15: 0
ht_rx_image2_
mask [39:24]
16
0x0
R / W HT bus receive address window 2, address masked [39:24]
Offset:
0x148
Reset value:
0x00000000
name:
HT bus receive address window 3 enable (external access)
Table 10- 23 HT Bus Receive Address Window 3 Enable (External Access) Register Definition
Bit field
Bit field name
Bit width reset value Visit description
31
ht_rx_image3_en
1
0x0
R / W HT bus receives address window 3, enable signal
30
ht_rx_image3_
trans_en
1
0x0
R / W HT bus receives address window 3, mapping enable signal
29: 0
ht_rx_image3_
trans [53:24]
16
0x0
R / W HT bus receive address window 3, the translated address [53:24]
Offset:
0x14C
Reset value:
0x00000000
name:
HT bus receive address window 3 base address (external access)
Table 10- 24 HT Bus Receive Address Window 3 Base Address (External Access) Register Definition
Bit field
Bit field name
Bit width reset value Visit description
31:16
ht_rx_image3_
base [39:24]
16
0x0
R / W HT bus receive address window 3, address base address [39:24]
15: 0
ht_rx_image3_
mask [39:24]
16
0x0
R / W HT bus receive address window 3, address masked [39:24]
Offset:
0x150
Page 79
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
Reset value:
0x00000000
name:
HT bus receive address window 4 is enabled (external access)