P64H2
HPA_SLOT0_PCIXCAP2B
HPA_SLOT1_PCIXCAP2A
HI1
HI2
HI3
HI4
HI5
HI6
HI7
HI8
HI9
HI10
HI11
HI12
HI13
HI14
HI_VSWING
HI_VREF
HI_RCOMP
BTINTR_N
CK200
CK200_N
BPCLK100
BPCLK133
CLK66
HPA_SORR_N
HPA_SOR_N_RESETB_N
HPA_SOLR_PWRENB
HPA_SOL_AMLEDA
HPA_SOD_PWRENA
HPA_SOC_GNLEDA
HPA_SIL_N_CLKENA
HPA_SID_AMLEDB
HPA_SIC_GNLEDB
HPB_SIC_GNLEDB
HPB_SID_AMLEDB
HPB_SIL_N_CLKENA
HPB_SLOT2_PCIXCAP1A
HPB_SLOT1_PCIXCAP2A
HPB_SLOT0_PCIXCAP2B
HPB_SOC_GNLEDA
HPB_SOD_PWRENA
HPB_SOL_AMLEDA
HPB_SOLR_PWRENB
HPB_SOR_N_RESETB_N
HPB_SORR_N
HI15
HI0
PUSTRBS
PSTRBS
PSTRBF
PWR_OK
RASERR_N
SCLK
SDATA
TEST_N
RSTIN_N
VCC5REF1
VCC5REF2
TP0
APIC_CLK
APICD1
APICD0
HPA_SLOT2_PCIXCAP1A
HI20
HI21
HI16
HI17
HI18
HI19
PUSTRBF
HUB_AND_HOTPLUG_INTERFACE
+V1_8
+V1_8
+V5_0
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+V3_3
+V3_3
+V3_3
+V3_3
1
1
PA_GNT5_RESETA_N
PA_GNT4_BUSENB_N
PB_GNT5_RESETA_N
PB_GNT4_BUSENB_N
0
7
6
5
4
3
2
1
Bit
Value
P64H2 #2
HPB_SLOT[2:0] = 100b ==> Four hot-plug slots
P64H2 SMBus Address Strapping
P64H2 #2 SMBus Address = C0h
HPA_SLOT[2:0] = 000b ==> No hot-plug slots
P64H2_2_HI20
11
P64H2_2_HPA_SLOT2
P64H2_2_HPA_SLOT1
P64H2_2_HPA_SLOT0
P64H2_2_TP0
R
811
10K
10K
R
810
R
258
61.
9
R
257
261
1%
R
259
332
1%
1%
750
R
260
I2C_BUS1_DAT
29,42,44,45,80,81
I2C_BUS1_CLK
29,42,44,45,80,81
P64H2_2_HA_AMLEDB
8.2K
R1043
R264
8.2K
R
581
8.
2K
R263
8.2K
R262
8.2K
R
241
8.
2K
P64H2_2_RASERR_N
80
P64H2_2_CK200
8.
2K
R
978
P64H2_2_TEST_N
R
240
10K
8.
2K
R
582
8.
2K
R
580
R
243
8.
2K
10K
R
809
10K
R
808
P64H2_2_APICD1
P64H2_2_APICCLK
C
1054
0.
1U
F
P64H2_2_PSTRBF
11
P64H2_2_PSTRBS
11
P64H2_2_PUSTRBF
11
P64H2_2_PUSTRBS
11
PCIRST_2_N
29,52,53
P64H2_2_PA_GNT4_N
31
P64H2_2_PB_GNT5_N
32
32
P64H2_2_PB_GNT4_N
R
807
10K
R
806
10K
ICH3_PIRQB_N
53,57
P64H2_2_HPB_SLOT2
P64H2_2_HPB_SLOT0
P64H2_2_HPB_SLOT1
10K
R
812
P64H2_2_CLK66
65
SYS_PWROK_2
29,55,64
0.
01U
F
C
1055
0.
1U
F
C
1053
P64H2_2_VSWING
P64H2_2_RCOMP
P64H2_2_HI3
P64H2_2_HI4
P64H2_2_HI5
P64H2_2_HI7
P64H2_2_HI9
P64H2_2_HI10
P64H2_2_HI11
P64H2_2_HI12
P64H2_2_HI13
P64H2_2_HI14
P64H2_2_HI0
P64H2_2_HI1
P64H2_2_HI2
P64H2_2_HI6
P64H2_2_HI15
P64H2_2_HI8
P64H2_2_HI[15:0]
11
P64H2_2_HI16
11
P64H2_2_HI17
11
P64H2_2_HI18
11
P64H2_2_APICD0
P64H2_2_HI21
11
P64H2_2_HPB_SORR_N
38
P64H2_2_HPB_SOR_N
38
P64H2_2_HPB_SOLR
38
P64H2_2_HPB_SOL
38
P64H2_2_HPB_SOD
38
P64H2_2_HPB_SOC
38
P64H2_2_HPB_SIL_N
38
P64H2_2_HPB_SID
38
P64H2_2_HPB_SIC
38
C
1056
0.
01U
F
31
P64H2_2_PA_GNT5_N
P64H2_2_VREF
A20
C20
C8
E8
B9
D9
E10
B11
D11
E12
B13
D13
A14
B15
D15
A16
G10
F11
F9
C4
G6
F7
E19
E18
H7
A18
B18
C19
D19
B19
A19
C21
D21
B21
A23
B24
D24
D23
C23
B23
A24
C24
C22
B22
A21
A22
C16
A8
C14
A10
C10
E21
D17
C18
D18
B17
E20
AD24
G1
F17
A3
B4
A4
D20
C12
E16
G11
G13
G12
G8
E14
U15
R
265
8.
2K
P64H2_2_CK200_N
33
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...