+
+
+
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+
D
S
2119M
-R1
-R2
-R3
-R4
-R5
-R6
-R7
-R8
+R1
+R2
+R3
+R4
+R5
+R6
+R7
+R8
+R9
DIFF_CAP
HSGND2
HSGND1
GND
D_SNS
VREF
M_S
ISO
-R9
TPWR1
TPWR0
D
S
2119M
-R1
-R2
-R3
-R4
-R5
-R6
-R7
-R8
+R1
+R2
+R3
+R4
+R5
+R6
+R7
+R8
+R9
DIFF_CAP
HSGND2
HSGND1
GND
D_SNS
VREF
M_S
ISO
-R9
TPWR1
TPWR0
D
S
2119M
-R1
-R2
-R3
-R4
-R5
-R6
-R7
-R8
+R1
+R2
+R3
+R4
+R5
+R6
+R7
+R8
+R9
DIFF_CAP
HSGND2
HSGND1
GND
D_SNS
VREF
M_S
ISO
-R9
TPWR1
TPWR0
up-to-date information regarding implementation of this subsystem
See Adaptec* AIC-7902 Design-In Handbook for
40 MIL trace
LVD/SE Termination for SCSI Channel B
20 MIL trace
20MIL
20 MIL trace
20MIL
20 MIL trace
20MIL
LVTRMPWR_B
75,77
3
5
8
10
12
19
21
24
2
4
7
9
11
18
20
23
25
17
22
6
14
16
1
15
13
26
28
27
U98
27
28
26
13
15
1
16
14
6
22
17
25
23
20
18
11
9
7
4
2
24
21
19
12
10
8
5
3
U97
3
5
8
10
12
19
21
24
2
4
7
9
11
18
20
23
25
17
22
6
14
16
1
15
13
26
28
27
U96
R704
4.7K
R
709
1K
C
1389
0.
1U
F
0.
1U
F
C
1388
0.
1U
F
C
1387
0.
1U
F
C
1386
0.
1U
F
C
1385
CHB_TERMEN
73
DIFFSENSEB_R
73,77
2
1
10U
F
C
1441
R
708
20K
LVSCDBM13
73,77
LVSCDBPHM
73,77
LVSCDBM1
73,77
LVSCDBM14
73,77
LVSCDBM10
73,77
LVMSGBP
73,77
LVCDBP
73,77
LVIOBP
73,77
LVSCDBP9
73,77
LVSCDBP11
73,77
LVSCDBP10
73,77
LVSCDBP8
73,77
LVREQBP
73,77
LVSELBP
73,77
LVMSGBM
73,77
LVCDBM
73,77
LVIOBM
73,77
LVSCDBM9
73,77
LVSCDBM11
73,77
LVSCDBM8
73,77
LVREQBM
73,77
LVSELBM
73,77
LVSCDBP4
73,77
LVSCDBP6
73,77
LVSCDBPLP
73,77
LVACKBP
73,77
LVRSTBP
73,77
LVBSYBP
73,77
LVATNBP
73,77
LVSCDBP7
73,77
LVSCDBP5
73,77
LVSCDBP12
73,77
LVSCDBP14
73,77
LVSCDBPHP
73,77
LVSCDBP1
73,77
LVSCDBP3
73,77
LVSCDBP2
73,77
LVSCDBP0
73,77
LVSCDBP15
73,77
LVSCDBP13
73,77
LVSCDBM4
73,77
LVSCDBM6
73,77
LVSCDBPLM
73,77
LVACKBM
73,77
LVRSTBM
73,77
LVBSYBM
73,77
LVATNBM
73,77
LVSCDBM7
73,77
LVSCDBM5
73,77
LVSCDBM12
73,77
LVSCDBM3
73,77
LVSCDBM2
73,77
LVSCDBM0
73,77
LVSCDBM15
73,77
2
1
4.
7U
F
C
1438
2
1
4.
7U
F
C
1439
2
1
4.
7U
F
C
1440
79
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...