+V2_5
+V2_5
+V2_5
+
+
+
+
+
+
+
+
+
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+
+V2_5
6 caps between each pair of DIMMs
Place 100uF caps surrounding Chan A DIMMs
0.1uF Backside or Frontside Caps
CAD Note: All Caps should have direct attatchment
to 2.5V plane, and 2 vias to GND.
DDR Channel A Series Resistors
Place near DIMM A-1
DDRA
_
D
Q
4
_
R
16-19,
26
12
DDRA
_
D
Q
4
DDRA
_
D
Q
7
_
R
16-19,
26
DDRA
_
D
Q
3
_
R
16-19,
26
DDRA
_
D
Q
3
12
DDRA
_
D
Q
S
9
_
R
16-20
DDRA
_
D
Q
6
_
R
16-20
DDRA
_
D
Q
6
12
12
DDRA
_
D
Q
S
9
DDRA
_
D
Q
12_R
16-20
12
DDRA
_
D
Q
9
DDRA
_
D
Q
1
2
12
DDRA
_
D
Q
S
3
_
R
16-20
DDRA
_
D
Q
S
12_R
16-20
12
DDRA
_
D
Q
S
1
2
12
DDRA
_
D
Q
S
3
DDRA
_
D
Q
S
4
_
R
16-20
DDRA
_
D
Q
S
13_R
16-20
DDRA
_
D
Q
S
1
3
12
DDRA
_
D
Q
3
8
12
DDRA
_
D
Q
47_R
16-20
DDRA
_
D
Q
43_R
16-20
DDRA
_
D
Q
4
3
12
12
DDRA
_
D
Q
4
7
DDRA
_
D
Q
48_R
16-20
DDRA
_
D
Q
52_R
16-20
DDRA
_
D
Q
49_R
16-20
DDRA
_
D
Q
53_R
16-20
DDRA
_
D
Q
5
3
12
12
DDRA
_
D
Q
4
9
12
DDRA
_
D
Q
5
2
12
DDRA
_
D
Q
4
8
DDRA
_
D
Q
S
6
_
R
16-20
DDRA
_
D
Q
54_R
16-20
DDRA
_
D
Q
55_R
16-20
12
DDRA
_
D
Q
5
5
12
DDRA
_
D
Q
5
4
DDRA
_
D
Q
S
6
12
DDRA
_
D
Q
62_R
16-20
DDRA
_
D
Q
57_R
16-20
12
DDRA
_
D
Q
5
7
12
DDRA
_
D
Q
6
2
DDRA
_
D
Q
58_R
16-20
DDRA
_
D
Q
S
7
_
R
16-20
12
DDRA
_
D
Q
S
7
DDRA
_
D
Q
5
8
12
0.
1U
F
C
843
C
842
0.
1U
F
0.
1U
F
C
841
C
840
0.
1U
F
0.
1U
F
C
839
C
838
0.
1U
F
C
837
0.
1U
F
0.
1U
F
C
836
0.
1U
F
C
835
0.
1U
F
C
834
C
833
0.
1U
F
0.
1U
F
C
832
0.
1U
F
C
831
C
830
0.
1U
F
0.
1U
F
C
829
C
828
0.
1U
F
0.
1U
F
C
827
C
826
0.
1U
F
1
2
3
45
6
7
8
RP3
4
10
8
7
6
5
4
3
2
1
10
RP3
3
1
2
3
45
6
7
8
RP3
2
10
8
7
6
5
4
3
2
1
10
RP3
1
1
2
3
45
6
7
8
RP3
0
10
8
7
6
5
4
3
2
1
10
RP2
9
DDRA
_
D
Q
S
2
_
R
16-20
1
2
3
45
6
7
8
RP2
8
10
DDRA
_
D
Q
37_R
16-20
12
DDRA
_
D
Q
3
7
DDRA
_
D
Q
2
_
R
16-20
DDRA
_
D
Q
1
_
R
16-19,
26
DDRA
_
D
Q
20_R
16-20
DDRA
_
C
B
3
_
R
16-20
DDRA
_
C
B
4
_
R
16-20
12
DDRA
_
C
B
4
12
DDRA
_
D
Q
3
1
DDRA
_
C
B
1
_
R
16-20
DDRA
_
C
B
0
_
R
16-20
12
DDRA
_
C
B
0
DDRA
_
D
Q
2
7
12
DDRA
_
D
Q
S
8
12
DDRA
_
D
Q
44_R
16-20
12
DDRA
_
D
Q
3
9
DDRA
_
D
Q
59_R
16-20
DDRA
_
D
Q
5
9
12
DDRA
_
D
Q
S
16_R
16-20
DDRA
_
D
Q
S
15_R
16-20
DDRA
_
D
Q
61_R
16-20
DDRA
_
D
Q
60_R
16-20
DDRA
_
D
Q
6
1
12
DDRA
_
D
Q
5
1
12
DDRA
_
D
Q
S
5
_
R
16-20
DDRA
_
D
Q
S
14_R
16-20
12
DDRA
_
D
Q
S
5
DDRA
_
D
Q
4
1
12
DDRA
_
D
Q
4
5
12
12
DDRA
_
D
Q
S
4
12
DDRA
_
D
Q
3
4
DDRA
_
D
Q
32_R
16-20
12
DDRA
_
D
Q
3
2
DDRA
_
C
B
7
_
R
16-20
12
DDRA
_
C
B
7
DDRA
_
C
B
6
12
DDRA
_
D
Q
25_R
16-20
DDRA
_
D
Q
28_R
16-20
DDRA
_
D
Q
26_R
16-20
DDRA
_
D
Q
30_R
16-20
DDRA
_
D
Q
S
11_R
16-20
12
DDRA
_
D
Q
1
7
DDRA
_
D
Q
19_R
16-20
DDRA
_
D
Q
23_R
16-20
DDRA
_
D
Q
1
9
12
DDRA
_
D
Q
2
3
12
12
DDRA
_
D
Q
1
8
DDRA
_
D
Q
10_R
16-20
12
DDRA
_
D
Q
1
0
DDRA
_
D
Q
15_R
16-20
DDRA
_
D
Q
S
10_R
16-20
12
DDRA
_
D
Q
S
0
DDRA
_
D
Q
7
12
DDRA
_
D
Q
6
3
12
DDRA
_
D
Q
2
8
12
DDRA
_
D
Q
S
1
7
12
DDRA
_
D
Q
3
5
12
DDRA
_
D
Q
5
6
12
12
DDRA
_
D
Q
S
1
5
12
DDRA
_
D
Q
S
1
4
12
DDRA
_
C
B
3
12
DDRA
_
D
Q
2
9
12
DDRA
_
D
Q
2
0
12
DDRA
_
D
Q
1
3
12
DDRA
_
D
Q
1
12
C
756
100U
F
DDRA
_
D
Q
13_R
16-20
DDRA
_
D
Q
1
5
12
DDRA
_
D
Q
8
12
DDRA
_
D
Q
2
2
12
DDRA
_
D
Q
2
6
12
DDRA
_
D
Q
2
4
12
DDRA
_
D
Q
63_R
16-20
8
7
6
5
4
3
2
1
10
RP1
5
8
7
6
5
4
3
2
1
10
RP1
3
DDRA
_
D
Q
S
17_R
16-20
DDRA
_
D
Q
S
8
_
R
16-20
DDRA
_
D
Q
51_R
16-20
DDRA
_
D
Q
45_R
16-20
DDRA
_
D
Q
41_R
16-20
DDRA
_
D
Q
24_R
16-20
DDRA
_
D
Q
8
_
R
16-19,
26
DDRA
_
D
Q
6
0
12
DDRA
_
D
Q
S
1
1
12
DDRA
_
D
Q
1
1
12
DDRA
_
D
Q
S
0
_
R
16-20
DDRA
_
D
Q
14_R
16-20
DDRA
_
C
B
2
_
R
16-20
DDRA
_
D
Q
40_R
16-20
DDRA
_
D
Q
50_R
16-20
DDRA
_
D
Q
39_R
16-20
DDRA
_
D
Q
35_R
16-20
DDRA
_
D
Q
34_R
16-20
DDRA
_
D
Q
56_R
16-20
DDRA
_
D
Q
17_R
16-20
DDRA
_
D
Q
S
1
_
R
16-20
DDRA
_
D
Q
9
_
R
16-19,
26
DDRA
_
D
Q
11_R
16-20
DDRA
_
D
Q
29_R
16-20
DDRA
_
C
B
6
_
R
16-20
DDRA
_
D
Q
16_R
16-20
DDRA
_
D
Q
18_R
16-20
DDRA
_
D
Q
22_R
16-20
1
2
3
45
6
7
8
RP1
4
10
1
2
3
45
6
7
8
RP1
6
10
8
7
6
5
4
3
2
1
10
RP1
7
1
2
3
45
6
7
8
RP1
8
10
8
7
6
5
4
3
2
1
10
RP1
9
1
2
3
45
6
7
8
RP2
0
10
8
7
6
5
4
3
2
1
10
RP2
1
1
2
3
45
6
7
8
RP2
2
10
8
7
6
5
4
3
2
1
10
RP2
3
1
2
3
45
6
7
8
RP2
4
10
8
7
6
5
4
3
2
1
10
RP2
5
1
2
3
45
6
7
8
RP2
6
10
8
7
6
5
4
3
2
1
10
RP2
7
8
7
6
5
4
3
2
1
10
RP3
5
2
1
100U
F
C
757
12
C
758
100U
F
12
C
759
100U
F
12
C
760
100U
F
12
C
761
100U
F
12
C
762
100U
F
12
C
763
100U
F
12
C
764
100U
F
12
C
765
100U
F
12
DDRA
_
D
Q
2
12
DDRA
_
D
Q
1
4
12
DDRA
_
D
Q
S
1
0
12
DDRA
_
D
Q
1
6
12
DDRA
_
D
Q
3
0
12
DDRA
_
D
Q
S
1
6
12
DDRA
_
D
Q
4
0
12
DDRA
_
C
B
1
12
DDRA
_
C
B
5
12
DDRA
_
C
B
2
12
DDRA
_
D
Q
2
5
12
DDRA
_
D
Q
4
4
12
DDRA
_
D
Q
S
1
16-20
DDRA
_
D
Q
27_R
16-20
DDRA
_
D
Q
31_R
16-20
DDRA
_
C
B
5
_
R
DDRA
_
D
Q
46_R
16-20
12
DDRA
_
D
Q
4
6
12
DDRA
_
D
Q
4
2
DDRA
_
D
Q
42_R
16-20
DDRA
_
D
Q
38_R
16-20
DDRA
_
D
Q
3
6
12
DDRA
_
D
Q
36_R
16-20
DDRA
_
D
Q
33_R
16-20
DDRA
_
D
Q
3
3
12
DDRA
_
D
Q
21_R
16-20
12
DDRA
_
D
Q
2
1
12
DDRA
_
D
Q
S
2
12
DDRA
_
D
Q
5
0
12
DDRA
_
D
Q
0
12
DDRA
_
D
Q
5
DDRA
_
D
Q
0
_
R
16-19,
26
DDRA
_
D
Q
5
_
R
16-20
15
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...