+VSBY5_0
+VSBY3_3
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+V5_0
+V3_3
SPST Switch
BAV70LT1
+V3_3
+VCC_CPU
+V1_8
+VSBY1_8
+VSBY3_3
V
E
R
T
_
B
A
T
T
_
H
L
D
R
_
C
R
2032
+
+VSBY3_3
BAV70LT1
+VSBY3_3
CLK14
CLK48
CLK66
DPRSLPVR
LAN_RST_N
NC1
NC2
NC3
NC4
NC5
PWRBTN_N
PWROK
RI_N
RSMRST_N
RTCRST_N
RTCX1
RTCX2
SLP_S3_N
SLP_S5_N
SPKR
SUSCLK
SUS_STAT_N
TP0
V5REF1
V5REF2
V5REF_SUS1
V5REF_SUS2
VBIAS
VCC3_3_1
VCC3_3_10
VCC3_3_2
VCC3_3_3
VCC3_3_4
VCC3_3_5
VCC3_3_6
VCC3_3_7
VCC3_3_8
VCC3_3_9
VCCSUS1_8_11
VCCSUS1_8_12
VCCSUS1_8_13
VCCSUS3_3_7
VCCSUS3_3_8
VCCSUS1_8_1
VCCSUS1_8_10
VCCSUS1_8_2
VCCSUS1_8_3
VCCSUS1_8_4
VCCSUS1_8_5
VCCSUS1_8_6
VCCSUS1_8_7
VCCSUS1_8_8
VCCSUS1_8_9
VCCSUS3_3_1
VCCSUS3_3_2
VCCSUS3_3_3
VCCSUS3_3_4
VCCSUS3_3_5
VCCSUS3_3_6
VCC1_8_1
VCC1_8_10
VCC1_8_11
VCC1_8_12
VCC1_8_2
VCC1_8_3
VCC1_8_4
VCC1_8_5
VCC1_8_6
VCC1_8_7
VCC1_8_8
VCC1_8_9
VCC3_3_11
VCC3_3_12
VCC3_3_13
VCC3_3_14
VCC3_3_15
VCC_RTC
VRMPWRGD
V_CPU_IO_1
V_CPU_IO_2
V_CPU_IO_3
P
O
W
E
R MA
NA
G
E
ME
NT
ICH3-S (PART 3 0F 4)
Place close to ICH3
ICH3_RI_N
AA6
AA4
V19
T19
C2
F16
K10
J23
F20
E7
T21
AC7
AC6
AB7
W5
E11
K6
K18
P6
P18
V10
V14
M10
M14
R18
T18
V8
F18
K14
E13
F14
K12
P10
V6
V7
D6
U18
F17
U19
B23
C13
T1
F6
G6
H6
J6
R6
U6
T6
H18
G18
P12
V15
V16
V17
V18
J18
F15
C23
F7
F8
P14
V22
E10
V9
E6
W8
H23
AB21
AB6
F9
F10
AA5
AA2
AB1
AA1
AA7
AB4
Y5
Y7
AB3
U45
10K
R
747
ICH3_DPRSLPVR
R
378
10K
ICH3_VCC_RTC
54
ICH3_SLP_S5_N
80
RTCRST_PU
C
1080
1U
F
1
2
3
CR1
2
1
3
BH1
ICH3_RSMRST_N
64
55,80
ICH3_PWRBTN_N
SYS_PWROK_2
29,33,64
ICH3_PWRBTN_N
55,80
2
1
4
3
Y1
C
1078
1U
F
R
381
10K
10K
R
382
10K
R375
R
383
1K
R380
1K
1K
R379
C
1079
1U
F
C
617
0.
047U
F
R
735
330
C
1081
0.
1U
F
0.
1U
F
C
1085
C
1086
0.
1U
F
C
1090
0.
1U
F
0.
1U
F
C
1089
0.
1U
F
C
1091
0.
1U
F
C
1093
C
1094
0.
1U
F
0.
1U
F
C
1095
C
1096
0.
1U
F
0.
1U
F
C
1099
C
1098
0.
1U
F
3
2
1
CR2
ICH3_RTCX2
55
ICH3_RTCX1
55
10P
F
C
619
10M
R376
C
618
15P
F
ICH3_SUSCLK
67
ICH3_SLP_S3_N
65
2
3
1
JP4
CMOS_CLEAR
1
2
3
4
S8
PWR_BTN
ICH3_RTCX1
55
ICH3_TP0
ICH3_LAN_RST_N
ICH3_VBIAS
ICH3_RTCRST_N
ICH3_SPKR
56
ICH3_VRMPWRGD
61
ICH3_CLK14
65
ICH3_CLK48
65
ICH3_CLK66
65
R377
10M
RTCRST_PD
ICH3_RTCX2
55
0.
1U
F
C
1097
C
1100
0.
1U
F
0.
1U
F
C
1101
55
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...