4
Design Guide
Asynchronous GTL+ Signals Driven by the Chipset .......................... 61
Proper Power Good Usage .................................................. 62
Voltage Translation for INIT#................................................ 62
SMBus Signals ................................................................................... 63
System Bus COMP Routing Guidelines ............................................. 64
BR[3:0]# Routing Guidelines .............................................................. 64
ODTEN Signal Routing Guidelines .................................................... 64
TESTHI[6:0] Routing Guidelines ........................................................ 65
SKTOCC# Signal Routing Guidelines ................................................ 65
Memory Interface Routing Guidelines
............................................................. 67
.............................................................................................................. 83
Hub Interface 2.0 High-Speed Routing Guidelines ............................ 84
Hub Interface 2.0 Generation/Distribution of Reference Voltages ..... 87
Hub Interface 2.0 Resistive Compensation ........................................ 88
Hub Interface 2.0 Decoupling Guidelines........................................... 89
Unused Hub Interface 2.0 Interfaces.................................................. 89
Hub Interface 1.5 High-Speed Routing Guidelines ............................ 89
Hub Interface 1.5 Generation/Distribution of Reference Voltages ..... 90
Hub Interface 1.5 Resistive Compensation ........................................ 91
Hub Interface 1.5 Decoupling Guidelines........................................... 92
82870P2 (P64H2)
.......................................................................................... 93
PCI/PCI-X Design Guidelines ............................................................................. 93
8.1.1
PCI/PCI-X Routing Requirements (No Hot Plug) ............................... 94
PCI/PCI-X Hot Plug Routing Requirements ....................................... 95
Clock Configuration ............................................................................ 96
Loop Clock Configuration ................................................................... 97
IDSEL Implementation ....................................................................... 98
SMBus Address.................................................................................. 98
Standard Usage Model....................................................................... 99
Hot-Removals ....................................................................... 99
Hot-Insertions ..................................................................... 100
Hot Plug Switch Implementation ...................................................... 100
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...