Component Quadrant Layout
26
Design Guide
2.1
Intel
®
Xeon™ Processor with 512 KB L2 Cache
Quadrant Layout
Figure 2-1. Intel
®
Xeon™ Processor with 512 KB L2 Cache Quadrant Layout (Top View)
Vcc/
Vss
ADDRESS
DATA
Vcc/
Vss
CLOCKS
SMBus
COMMON
CLOCK
COMMON
CLOCK
Async /
JTAG
= Signal
= Power
= Ground
= Reserved/NC
A
C
E
G
J
L
N
R
U
W
AA
AC
AE
B
D
F
H
K
M
P
T
V
Y
AB
AD
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
1
= GTLREF
= SM_VCC
A
C
E
G
J
L
N
R
U
W
AA
AC
AE
B
D
F
H
K
M
P
T
V
Y
AB
AD
2
4
6
8
10
12
14
16
18
20
22
24
26
28
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...