+V3_3
+V3_3
+V3_3
+VSBY3_3
GND
VCCA
VCC5
VCC3
PBR_N
SRST_N
RST_N
RST
LTC1326-SL25102
+V5_0
+VSBY5_0
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
LTC1878-SL25098
VFB
GND
RUN
ITH
PLL_LPF
SYNC_MODE
VIN
SW
LT_1761-1_8-SL25097
SHTDN~
GND
BYP
OUT
IN
+VSBY3_3
+VSBY5_0
+VSBY5_0
+VSBY1_8
+VSBY3_3
74LVC14
74LVC14
74LVC14
+V3_3
10UH
+VSBY1_8
LTC1735_1-SL25099
BOOST
TG
SW
VIN
COSC
RUN/SS
ITH
PGOOD
VOSENSE
SGND
SENSE+
SENSE-
EXTVCC
PGND
INTVCC
BG
+
+
+
+
SCHOTTKY
-
+
+
+
+
M
B
R
S
130T
3
SPST Switch
1.0UH
BAV70LT1
+V3_3
F
D
S
6688
G
D
S
F
D
S
6688
G
D
S
4
P
Z
T
751
+V1_8
+V1_8
+V3_3
2
3
1
M
M
B
T
3904
Power-on Sequencing
Small Signal
Ground
Place C1136
between pins 10,12
Place C642
between pins 5,6
Place C519 between
U26 pins 4,7
Route as diff pair
Place caps close to FET
C1134 across Q9,Q10
V1_8 Regulation
Standby supply monitor
VSBY3_3 Regulation
PWROK generation
VSBY1_8 Regulation
2
3
1
Q68
R1057
220
220
R1056
R449
887K
2
3
1
Q67
4
3
6
7
8
5
2
1
Q10
1
2
5
8
7
6
3
4
Q9
PS_PWRGD_SLOT
41
R
531
1K
PWROK_0
20K
R
1016
R
1017
20K
330
R
648
R976
0
R
529
1%
6.
04K
PS_PWRGD_SYS
60,80
R
646
1K
ICH3_RSMRST_N
55
3
2
1
CR72
VSBY3_3_L
V1_8_L
1
2
L12
V1_8SENSE_P
R457
0.005
V1_8SENSE_M
1
2
3
4
S9
RESET_BTN
1K
R
452
0
R771
R770
0
0
R769
R768
0
0
R
458
C
1135
1U
F
1U
F
C1134
1U
F
C
1137
1U
F
C
1136
C
882
1U
F
C
519
10U
F
C
1242
220P
F
2
1
CR2
6
C
641
100P
F
12
4.
7U
F
C
710
12
C
530
180U
F
2
1
180U
F
C
533
1%
R
453
806
3
1
CR3
0.1UF
C1133
C
642
1000P
F
100P
F
C
640
C
639
100P
F
330P
F
C
645
0.
1U
F
C
1129
C
644
47P
F
10
R
460
C
1130
0.
1U
F
C
520
22U
F
2
1
180U
F
C
531
C
1132
0.
1U
F
0.
1U
F
C
1131
12
C
532
180U
F
12
C
709
10U
F
C643
20PF
12
C
529
47U
F
DBR_RESET_N
9
PWROK_RST_N
80
0.22UF
C1243
64
1_8_LT1735_PGOOD
64
1_8_LT1735_PGOOD
15
16
14
13
1
2
3
4
7
8
6
5
9
10
12
11
U44
R
459
33K
VTT_DDR_PGOOD
62
R
454
NO
P
O
P
4
2
1
L11
RST_PD
SYS_PWROK_2
29,33,55
6
5
7
14 U72
14
7
3
4
U72
2
1
7
14 U72
C
638
0.
01U
F
10K
R
530
3
2
4
5
1
U18
280K
R
450
3
4
1
2
8
7
6
5
U26
1M
R455
4
3
2
1
8
7
6
5
U59
1929_PGOOD
62
SYS_PWROK_1
10,29,69
1K
R
1047
220
R
1058
R
1059
220
64
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...