VTT_DDR
+
+
VTT_DDR
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
VTT_DDR
VTT_DDR
Two Caps for each R-Pak
Two Caps for each R-Pak
Two Caps for each R-Pak
DDR Channel B Termination
DDRB
_
B
A
1
_
R
13,
22-25
DDRB
_
C
B
7
_
R
21-25
13,
22-25
DDRB
_
M
A
0
_
R
DDRB
_
C
B
2
_
R
21-25
21-25
DDRB
_
D
Q
7
_
R
21-25
DDRB
_
D
Q
S
0
_
R
15-19
DDRA
_
D
Q
0
_
R
DDRA
_
D
Q
4
_
R
15-19
DDRB
_
D
Q
4
_
R
21-25
21-25
DDRB
_
D
Q
0
_
R
21-25
DDRB
_
D
Q
5
_
R
21-25
DDRB
_
D
Q
1
_
R
15-19
DDRA
_
D
Q
1
_
R
21-25
DDRB
_
D
Q
S
9
_
R
DDRB
_
D
Q
2
_
R
21-25
21-25
DDRB
_
D
Q
6
_
R
15-19
DDRA
_
D
Q
9
_
R
15-19
DDRA
_
D
Q
8
_
R
15-19
DDRA
_
D
Q
7
_
R
DDRA
_
D
Q
3
_
R
15-19
DDRB
_
C
K
E
1
21-25
DDRB
_
D
Q
11_R
21-25
DDRB
_
D
Q
10_R
DDRB
_
D
Q
14_R
21-25
21-25
DDRB
_
D
Q
16_R
21-25
DDRB
_
D
Q
20_R
DDRB
_
M
A
11_R
13,
22-25
DDRB
_
D
Q
S
11_R
21-25
DDRB
_
D
Q
S
2
_
R
21-25
DDRB
_
M
A
12_R
13,
22-25
DDRB
_
D
Q
18_R
21-25
DDRB
_
D
Q
22_R
21-25
DDRB
_
D
Q
28_R
21-25
DDRB
_
D
Q
24_R
21-25
21-25
DDRB
_
D
Q
40_R
DDRB
_
D
Q
S
4
_
R
21-25
21-25
DDRB
_
D
Q
S
13_R
21-25
DDRB
_
D
Q
33_R
DDRB
_
D
Q
37_R
21-25
21-25
DDRB
_
D
Q
32_R
21-25
DDRB
_
D
Q
36_R
DDRB
_
C
S
4
_
N
_
R
13,
24
12,
18
DDRA
_
C
S
4
_
N
_
R
12,
18
DDRA
_
C
S
5
_
N
_
R
13,
24
DDRB
_
C
S
5
_
N
_
R
21-25
DDRB
_
D
Q
45_R
13,
22-25
DDRB
_
W
E
_
N_
R
DDRB
_
D
Q
41_R
21-25
21-25
DDRB
_
D
Q
44_R
21-25
DDRB
_
D
Q
53_R
21-25
DDRB
_
D
Q
56_R
DDRB
_
D
Q
S
6
_
R
21-25
21-25
DDRB
_
D
Q
60_R
DDRB
_
C
A
S
_
N_
R
13,
22-25
21-25
DDRB
_
D
Q
47_R
21-25
DDRB
_
D
Q
48_R
21-25
DDRB
_
D
Q
49_R
DDRB
_
D
Q
59_R
21-25
21-25
DDRB
_
D
Q
58_R
1
8
3
4
5
6
72
R
P
258
22
DDRB
_
D
Q
S
7
_
R
21-25
21-25
DDRB
_
D
Q
S
16_R
21-25
DDRB
_
D
Q
57_R
21-25
DDRB
_
D
Q
61_R
21-25
DDRB
_
D
Q
S
8
_
R
21-25
DDRB
_
C
B
1
_
R
21-25
DDRB
_
C
B
5
_
R
DDRB
_
D
Q
27_R
21-25
DDRB
_
D
Q
52_R
21-25
21-25
DDRB
_
D
Q
43_R
DDRB
_
C
S
1
_
N
_
R
13,
22
DDRB
_
C
S
3
_
N
_
R
13,
23
DDRB
_
C
S
2
_
N
_
R
13,
23
DDRB
_
D
Q
34_R
21-25
DDRB
_
B
A
0
_
R
13,
22-25
DDRB
_
D
Q
39_R
21-25
DDRB
_
D
Q
35_R
21-25
21-25
DDRB
_
D
Q
S
1
_
R
21-25
DDRB
_
D
Q
13_R
21-25
DDRB
_
D
Q
S
10_R
21-25
DDRB
_
D
Q
15_R
21-25
DDRB
_
D
Q
19_R
DDRB
_
M
A
8
_
R
13,
22-25
13,
22-25
DDRB
_
M
A
7
_
R
13,
22-25
DDRB
_
M
A
9
_
R
21-25
DDRB
_
D
Q
26_R
13,
22-25
DDRB
_
M
A
2
_
R
13,
22-25
DDRB
_
M
A
5
_
R
13,
22-25
DDRB
_
M
A
6
_
R
DDRA
_
B
A
1
_
R
12,
16-19
DDRB
_
D
Q
S
17_R
21-25
DDRB
_
D
Q
3
_
R
21-25
DDRB
_
D
Q
9
_
R
21-25
DDRB
_
D
Q
8
_
R
21-25
DDRB
_
D
Q
S
3
_
R
21-25
DDRB
_
M
A
4
_
R
13,
22-25
DDRB
_
M
A
3
_
R
13,
22-25
DDRB
_
D
Q
42_R
21-25
DDRB
_
D
Q
S
14_R
21-25
DDRB
_
D
Q
S
5
_
R
21-25
DDRB
_
D
Q
51_R
21-25
DDRB
_
D
Q
50_R
21-25
DDRB
_
D
Q
55_R
21-25
DDRB
_
D
Q
54_R
21-25
21-25
DDRB
_
D
Q
17_R
0.
1U
F
C
1037
C
1040
0.
1U
F
C
1039
0.
1U
F
0.
1U
F
C
1038
C
1036
0.
1U
F
0.
1U
F
C
1035
C
1034
0.
1U
F
0.
1U
F
C
1033
C
1032
0.
1U
F
0.
1U
F
C
1031
C
1030
0.
1U
F
C
1029
0.
1U
F
0.
1U
F
C
1028
C
1027
0.
1U
F
0.
1U
F
C
1026
C
1025
0.
1U
F
0.
1U
F
C
1024
C
1023
0.
1U
F
0.
1U
F
C
1022
C
1021
0.
1U
F
0.
1U
F
C
1020
C
1019
0.
1U
F
0.
1U
F
C
1018
0.
1U
F
C
1017
C
1016
0.
1U
F
0.
1U
F
C
1015
C
1014
0.
1U
F
0.
1U
F
C
1012
C
1013
0.
1U
F
0.
1U
F
C
1011
C
1010
0.
1U
F
0.
1U
F
C
1009
C
1008
0.
1U
F
0.
1U
F
C
1007
C
1006
0.
1U
F
0.
1U
F
C
1005
C
1004
0.
1U
F
0.
1U
F
C
1003
C
1002
0.
1U
F
0.
1U
F
C
1001
C
1000
0.
1U
F
0.
1U
F
C
999
C
998
0.
1U
F
0.
1U
F
C
997
C
996
0.
1U
F
0.
1U
F
C
995
C
994
0.
1U
F
0.
1U
F
C
993
0.
1U
F
C
992
C
991
0.
1U
F
C
990
0.
1U
F
0.
1U
F
C
989
C
988
0.
1U
F
0.
1U
F
C
987
C
986
0.
1U
F
0.
1U
F
C
985
C
984
0.
1U
F
0.
1U
F
C
983
C
982
0.
1U
F
0.
1U
F
C
981
18
3
45
6
7
2
R
P
270
22
81
3
4
5
6
72
22
R
P
267
DDRB
_
D
Q
S
15_R
21-25
DDRB
_
D
Q
25_R
21-25
DDRB
_
C
K
E
0
13,
22-25
1
8
3
4
5
6
72
R
P
244
22
18
3
45
6
7
2
R
P
254
22
81
3
4
5
6
72
22
R
P
251
18
3
45
6
7
2
R
P
250
22
8
1
3
45
6
7
2
22
R
P
249
18
3
45
6
7
2
R
P
248
22
8
1
3
45
6
7
2
22
R
P
245
1
8
3
4
5
6
72
R
P
246
22
DDRB
_
D
Q
12_R
21-25
18
3
45
6
7
2
R
P
266
22
18
3
45
6
7
2
R
P
264
22
DDRB
_
M
A
1
_
R
13,
22-25
DDRB
_
C
B
0
_
R
21-25
18
3
45
6
7
2
R
P
272
22
DDRB
_
C
S
0
_
N
_
R
13,
22
18
3
45
6
7
2
R
P
256
22
8
1
3
45
6
7
2
22
R
P
261
18
3
45
6
7
2
R
P
268
22
8
1
3
45
6
7
2
22
R
P
269
12
C
1570
100U
F
2
1
100U
F
C
1569
21-25
DDRB
_
C
B
4
_
R
21-25
DDRB
_
C
B
3
_
R
21-25
DDRB
_
C
B
6
_
R
3
4
5
6
7
81
2
R
P
255
22
81
3
4
5
6
72
22
R
P
259
1
8
3
4
5
6
72
R
P
260
22
1
8
3
4
5
6
72
R
P
262
22
81
3
4
5
6
72
22
R
P
263
81
3
4
5
6
72
22
R
P
265
81
3
4
5
6
72
22
R
P
271
81
3
4
5
6
72
22
R
P
247
81
3
4
5
6
72
22
R
P
243
1
8
3
4
5
6
72
R
P
252
22
81
3
4
5
6
72
22
R
P
253
81
3
4
5
6
72
22
R
P
257
21-25
DDRB
_
D
Q
38_R
21-25
DDRB
_
D
Q
46_R
21-25
DDRB
_
D
Q
63_R
21-25
DDRB
_
D
Q
62_R
21-25
DDRB
_
D
Q
21_R
26
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...