UPI-41A/41AH/42/42AH USER’S MANUAL
All UPI’s have the following main features:
#
8-bit CPU
#
8-bit data bus interface registers
#
Interval timer/event counter
#
Two 8-bit TTL compatible I/O ports
#
Resident clock oscillator circuits
The UPI family has the following differences:
Table 1-2
UPI-41A
UPI-42
UPI-41AH
UPI-42AH
1K x 8 EPROM
2K x 8 EPROM
1K x 8 ROM
2K x 8 ROM
or 1K x 8 OTP
or
2K x 8 OTP
64 x 8 RAM
128 x 8 RAM
128 x 8 RAM
256 x 8 RAM
*
Set Security Feature
**
Signature Row Feature
32 Bytes with:
1. Test Code/Checksum
2. Intel Signature
3. Security Byte
4. User Signature
PROGRAMMING
UPI-41A
UPI-42
UPI-41AH/UPI-42AH
V
DD
e
25V
21V
12.5V
I
DD
e
50 ms
50 mA
30 mA
EA
e
21.5V – 24.5V
18V
12.5V
V
PH
e
21.5V – 24.5V
18V
20.V – 5.5V
TPW
e
50 ms
50 ms
1 ms
PIN DESCRIPTION
UPI-41A/UPI-42
UPI-41AH/UPI-42AH
(T1)
T1 functions as a test input which can be
T1 functions as a test input that can be directly
directly tested using conditional branching
tested using conditional branching instructions. It
instructions. It functions as the event timer input
works as the event timer input under software
under software control.
control. It is used during sync mode to reset the
instruction state to S1 and synchronize the
internal clock to phase 1.
(SS)
Single step input used with the sync
Single step input used with the sync output to
output to step the program through each
step the program through each instruction.
instruction.
This pin is used to put the device in sync mode by
applying
a
12.5V to it.
Port 1 (P10 – P17): 8-bit, Quasi-Bidirectional I/O
Port 1 (P10 – P17): 8-bit, Quasi-Bidirectional I/O
Lines.
Lines. P10 – P17 access the Signature Row and
Security Bit.
NOTES:
*
For a complete description of the Security Feature, refer to the UPI-41AH/42AH Datasheet.
**
For a complete description of the Signature Row, refer to the UPI-41AH/42AH Datasheet.
2