ESMT
M12L64164A
Elite Semiconductor Memory Technology Inc.
Publication Date: May 2008
Revision: 3.3
23/46
8. Burst Stop & Interrupted by Precharge
9. MRS
*Note: 1. t
BDL
: 1 CLK ; Last data in to burst stop delay.
Read or write burst stop command is valid at every burst length.
2. Number of valid output data after burst stop : 1,2 for CAS latency = 2,3 respectiviely.
3. Write burst is terminated. t
RDL
determinates the last data write.
4. DQM asserted to prevent corruption of locations D2 and D3.
5. Precharge can be issued here or earlier (satisfying t
RAS
min delay) with DQM.
6. PRE : All banks precharge, if necessary.
MRS can be issued only at all banks precharge state.
CL K
C M D
DQ ( C L 2 )
D Q ( C L 3 )
C L K
CM D
DQ M
DQ
D 0
D1
D2
D 3
W R
S T O P
* N o t e 1
Q 0
Q 1
Q 0
Q 1
RD
S T O P
* N o t e 2
1 ) W r i t e B u r s t S t o p ( B L = 8 )
2 ) R e a d B u r s t S t o p ( B L = 4 )
CL K
C M D
D Q ( C L 2 )
C L K
CM D
DQ M
DQ
D 0
D1
M a s k M a s k
W R
Q 0
Q 1
R D
P R E
1 ) W r i t e i n t e r r u p t e d b y p r e c h a r g e ( B L = 4 )
2 ) R e a d i n t e r r u p t e d b y p r e c h a r g e ( B L = 4 )
* N o t e 2
P R E
* N o t e 4
* N o t e 3
D Q ( CL 3 )
* N o t e 5
Q 2
Q 1
Q 2
Q 3
Q 0
t
R D L
t
B D L
D 4
D5
Q 3
C L K
C M D
P R E
*N o t e 6
M RS
A C T
t
R P
2 C L K
1 ) M o d e R e g i s t e r S e t