HT82M75REW/HT82K75REW
Rev. 1.00
82
June 11, 2010
·
LREG0x259 - RFCTRL59: RF Control Register 59
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
¾
¾
¾
¾
¾
¾
¾
PLLOPT3
Type
R
R
R
R
R
R
R
R
POR
0
0
0
0
0
0
0
0
Bit 7~1
Reserved: Maintain as
²
0b0000000
²
Bit 0
PLLOPT3
: PLL Performance Optimization
1: (default)
0: (Optimized - do not change)
·
LREG0x273 - RFCTRL73: RF Control Register 73
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
VCOTXOPT1 VCOTXOPT0
¾
¾
PLLOPT2
PLLOPT1
PLLOPT0
¾
Type
R/W
R/W
R
R
R/W
R/W
R/W
R
POR
0
0
0
0
0
0
0
0
Bit 7~6
VCOTXOPT [1:0
]: VCO for TX Optimization
00: (default)
01: (Optimized - do not change)
Bit 5~4
Reserved: Maintain as
²
0b00
²
Bit 3~1
PLLOPT [2:0
]: PLL Performance Optimization
000: (default)
111: Optimized for DC-DC Converter Bypass
Bit 0
Reserved: Maintain as
²
0b0
²
·
LREG0x274 - RFCTRL74: RF Control Register 74
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
PAC0EN
PACTRL0-2 PACTRL0-1 PACTRL0-0
PAC1EN
PACTRL1-2 PACTRL1-1 PACTRL1-0
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
POR
1
1
0
0
1
0
1
0
Bit 7
PAC0EN
: Power Amplifier Control 0 Enable
1: Enable (default)
0: Disable
Bit 6~4
PACTRL0 [2:0
]: Power Amplifier Control 0
100: (default)
PACTRL0 [2:0] is for 1st stage Power Amplifier current large scale control.
Bit 3
PAC1EN
: Power Amplifier Control 1 Enable
1: Enable (default)
0: Disable
Bit 2-0
PACTRL1 [2:0
]: Power Amplifier Control 1
100: Optimized for DC-DC on
110: Optimized for DC-DC off
010: (default)
PACTRL1 [2:0] is for 2nd stage Power Amplifier current control. Please follow the TX Output
Power Configuration Summary Table in LREG0x203 Register definition.
electronic components distributor