HT82M75REW/HT82K75REW
Rev. 1.00
76
June 11, 2010
·
LREG0x206 - RFCTRL6: RF Control Register 6
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
TXFBW1
TXFBW0
32MXCO1
32MXCO0
BATEN
¾
¾
¾
Type
R/W
R/W
R/W
R/W
R/W
R
R
R
POR
1
1
1
1
0
0
0
0
Bit 7~6
TXFBW [1:0
]: TX Filter
00: Optimized for 250k bps Normal Mode
11: Optimized for 1M bps Turbo Mode
Bit 5~4
32MXCO [1:0]
: 32MHz Crystal Oscillator
00: (Optimized - do not change)
11: (default)
Bit 3
BATEN
: Battery Monitor Enable
1: Enable
0: Disable (default)
Bit 2~0
Reserved: Maintain as
²
0b000
²
·
LREG0x207 - RFCTRL7: RF Control Register 7
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
¾
¾
¾
RXFC2
¾
¾
¾
¾
Type
R
R
R
R/W
R
R
R
R
POR
0
0
0
0
0
0
0
0
Bit 7~5
Reserved: Maintain as
²
0b000
²
Bit 4
RXFC2
: RX Filter Control 2
1: For 1M bps Turbo Mode
0: For 250k bps Normal Mode (default)
Bit 3~0
Reserved: Maintain as
²
0b0000
²
·
LREG0x208 - RFCTRL8: RF Control Register 8
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
TXD2CO1
TXD2CO0
¾
¾
¾
¾
¾
¾
Type
R/W
R/W
R
R
R
R
R
R
POR
0
0
0
0
1
1
0
0
Bit 7~6
TXD2CO [1:0
]: TX Divide-by-2 Option
00: (default)
10: (Optimized - do not change)
Bit 5~0
Reserved: Maintain as
²
0b001100
²
·
LREG0x209 - SLPCAL_0: Sleep Clock Calibration 0
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
SLPCAL7
SLPCAL6
SLPCAL5
SLPCAL4
SLPCAL3
SLPCAL2
SLPCAL1
SLPCAL0
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
POR
0
0
0
0
0
0
0
0
Bit 7~0
SLPCAL [7:0]
: Sleep Clock Calibration Counter bit 7~0
A 20-bit calibration counter which calibrates the sleep clock. SLPCAL [19:0] indicates the time
period of 16 sleep clock cycles. The unit is 62.5ns, counted by the 16MHz.
electronic components distributor