Rev. 1.10
8
November 04, 2019
Rev. 1.10
9
November 04, 2019
HT45F5Q-3
Battery Charger Flash MCU
HT45F5Q-3
Battery Charger Flash MCU
PB7/AN7
PA2/OCDSCK/ICPCK
PA5/OPA0P/CTPB
OPA0N
PB0/AN0
OPAE
VDD
OPA1N
VSS
PB5/AN5
PA6/OPA1P/STPB
PB2/AN2/STPI
PB3/AN3
PB1/AN1/VREF
PC0/AN8/SCS
PB4/AN4
PA1/OPA2P
PB6/AN6/INT1
PA0/OCDSDA/ICPDA
PC1/AN9/SCK/SCL
PA3/CTP/CTCK/INT0/SDO/TX
PA4/STP/STCK/SDI/SDA/RX
PA7/SDO/TX
PC2/SDI/SDA/RX
PC6/SCOM3
PC5/SCOM2
PC4/SCOM1/SCS
PC3/SCOM0/SCK/SCL
28
27
26
25
24
23
22
21
20
19
18
17
16
15
1
2
3
4
5
6
7
8
9
10
11
12
13
14
HT45F5Q-3/HT45V5Q-3
28 SSOP-A
Note: 1. If the pin-shared pin functions have multiple outputs simultaneously, the desired pin-shared function is
determined by the corresponding software control bits.
2. The OCDSDA and OCDSCK pins are supplied for the OCDS dedicated pins and as such only available
for the HT45V5Q-3 device which is the OCDS EV chip for the HT45F5Q-3 device.
3. For the less pin count package type there will be unbounded pins which should be properly configured
to avoid unwanted power consumption resulting from floating input conditions. Refer to the “Standby
Current Considerations” and “Input/Output Ports” sections.
Pin Description
The function of each pin is listed in the following table, however the details behind how each pin
is configured is contained in other sections of the datasheet. As the Pin Description table shows the
situation for the package with the most pins, not all pins in the table will be available on smaller
package sizes.
Pin Name
Function OPT
I/T
O/T
Description
PA0/OCDSDA/ICPDA
PA0
PAPU
PAWU ST
CMOS General purpose I/O. Register enabled pull-up
and wake-up
OCDSDA
—
ST
CMOS OCDS address/data, for EV chip only
ICPDA
—
ST
CMOS ICP address/data
PA1/OPA2P
PA1
PAPU
PAWU
PAS0
ST
CMOS General purpose I/O. Register enabled pull-up
and wake-up
OPA2P
PAS0
AN
—
Operational amplifier 2 positive input
PA2/OCDSCK/ICPCK
PA2
PAPU
PAWU ST
CMOS General purpose I/O. Register enabled pull-up
and wake-up
OCDSCK
—
ST
—
OCDS clock, for EV chip only
ICPCK
—
ST
—
ICP clock
PA3/CTP/CTCK/INT0/SDO/TX
PA3
PAPU
PAWU
PAS0
ST
CMOS General purpose I/O. Register enabled pull-up
and wake-up
CTP
PAS0
—
CMOS CTM output
CTCK
PAS0
ST
—
CTM clock input
INT0
PAS0
INTEG
INTC0
ST
—
External interrupt 0 input
SDO
PAS0
—
CMOS SPI serial data output
TX
PAS0
—
CMOS UART TX serial data output