Rev. 1.10
136
November 04, 2019
Rev. 1.10
137
November 04, 2019
HT45F5Q-3
Battery Charger Flash MCU
HT45F5Q-3
Battery Charger Flash MCU
• INTEG Register
Bit
7
6
5
4
3
2
1
0
Name
—
—
—
—
INT1S1
INT1S0
INT0S1
INT0S0
R/W
—
—
—
—
R/W
R/W
R/W
R/W
POR
—
—
—
—
0
0
0
0
Bit 7~4
Unimplemented, read as “0”
Bit 3~2
INT1S1~INT1S0
: Interrupt edge control for INT1 pin
00: Disable
01: Rising edge
10: Falling edge
11: Rising and falling edges
Bit 1~0
INT0S1~INT0S0
: Interrupt edge control for INT0 pin
00: Disable
01: Rising edge
10: Falling edge
11: Rising and falling edges
• INTC0 Register
Bit
7
6
5
4
3
2
1
0
Name
—
TB0F
INT1F
INT0F
TB0E
INT1E
INT0E
EMI
R/W
—
R/W
R/W
R/W
R/W
R/W
R/W
R/W
POR
—
0
0
0
0
0
0
0
Bit 7
Unimplemented, read as “0”
Bit 6
TB0F
: Time Base 0 interrupt request flag
0: No request
1: Interrupt request
Bit 5
INT1F
: INT1 interrupt request flag
0: No request
1: Interrupt request
Bit 4
INT0F
: INT0 interrupt request flag
0: No request
1: Interrupt request
Bit 3
TB0E
: Time Base 0 interrupt control
0: Disable
1: Enable
Bit 2
INT1E
: INT1 interrupt control
0: Disable
1: Enable
Bit 1
INT0E
: INT0 interrupt control
0: Disable
1: Enable
Bit 0
EMI
: Global interrupt control
0: Disable
1: Enable