Rev. 3.0, 10/02, page 564 of 686
19.4
Input/Output Pins
The flash memory is controlled by means of the pins shown in table 19.2.
Table 19.2
Pin Configuration
Pin Name
I/O
Function
RES
Input
Reset
FWE
Input
Flash program/erase protection by hardware
MD2,MD1,MD0
Input
Sets this LSI’s operating mode
PF3,PF0,P16,
P14
Input
Sets this LSI’s operating mode in
programmer mode
HD64F2215
and
HD64F2215U
TxD2
Output
Serial transmit data output
RxD2
Input
Serial receive data input
HD64F2215
USB+,USB-
Input/Output
USB data output
VBUS
Input
USB cable connection/disconnection detection
UBPM
Input
USB bus power mode/self power mode setting
USPND
Output
USB suspend output
P36
Output
D+ pull-up control
HD64F2215U
19.5
Register Descriptions
The flash memory has the following registers. For details on register addresses and register states
during each processing, refer to section 23, List of Registers.
•
Flash memory control register 1 (FLMCR1)
•
Flash memory control register 2 (FLMCR2)
•
Erase block register 1 (EBR1)
•
Erase block register 2 (EBR2)
•
RAM emulation register (RAMER)
•
Serial control register X ( SCRX)
Summary of Contents for H8S/2215 Series
Page 4: ...Rev 3 0 10 02 page iv of lviii ...
Page 6: ...Rev 3 0 10 02 page vi of lviii ...
Page 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Page 122: ...Rev 3 0 10 02 page 64 of 686 ...
Page 132: ...Rev 3 0 10 02 page 74 of 686 ...
Page 156: ...Rev 3 0 10 02 page 98 of 686 ...
Page 198: ...Rev 3 0 10 02 page 140 of 686 ...
Page 320: ...Rev 3 0 10 02 page 262 of 686 ...
Page 384: ...Rev 3 0 10 02 page 326 of 686 ...
Page 474: ...Rev 3 0 10 02 page 416 of 686 ...
Page 608: ...Rev 3 0 10 02 page 550 of 686 ...
Page 614: ...Rev 3 0 10 02 page 556 of 686 ...
Page 650: ...Rev 3 0 10 02 page 592 of 686 ...
Page 652: ...Rev 3 0 10 02 page 594 of 686 ...
Page 680: ...Rev 3 0 10 02 page 622 of 686 ...
Page 732: ...Rev 3 0 10 02 page 674 of 686 ...
Page 740: ...Rev 3 0 10 02 page 682 of 686 ...