Rev. 3.0, 10/02, page 332 of 686
Table 11.2
Clock Input to TCNT and Count Condition
TCR
Channel
Bit 2
CKS2
Bit 1
CKS1
Bit 0
CKS0
Description
TMR_0
0
0
0
Clock input disabled
1
Internal clock, counted at falling edge of ø/8
1
0
Internal clock, counted at falling edge of ø/64
1
Internal clock, counted at falling edge of ø/8192
1
0
0
Count at TCNT1 overflow signal
*
TMR_1
0
0
0
Clock input disabled
1
Internal clock, counted at falling edge of ø/8
1
0
Internal clock, counted at falling edge of ø/64
1
Internal clock, counted at falling edge of ø/8192
1
0
0
Count at TCNT0 compare match A
*
All
1
0
1
External clock, counted at rising edge
1
0
External clock, counted at falling edge
1
1
External clock, counted at both rising and falling
edges
Note:
*
If the count input of TMR_0 is the TCNT_1 overflow signal and that of TMR_1 is the
TCNT_0 compare match signal, no incrementing clock is generated. This setting is
prohibited.
11.3.5
Timer Control/Status Registers (TCSR)
The TCSR registers display status flags, and control compare match output.
Summary of Contents for H8S/2215 Series
Page 4: ...Rev 3 0 10 02 page iv of lviii ...
Page 6: ...Rev 3 0 10 02 page vi of lviii ...
Page 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Page 122: ...Rev 3 0 10 02 page 64 of 686 ...
Page 132: ...Rev 3 0 10 02 page 74 of 686 ...
Page 156: ...Rev 3 0 10 02 page 98 of 686 ...
Page 198: ...Rev 3 0 10 02 page 140 of 686 ...
Page 320: ...Rev 3 0 10 02 page 262 of 686 ...
Page 384: ...Rev 3 0 10 02 page 326 of 686 ...
Page 474: ...Rev 3 0 10 02 page 416 of 686 ...
Page 608: ...Rev 3 0 10 02 page 550 of 686 ...
Page 614: ...Rev 3 0 10 02 page 556 of 686 ...
Page 650: ...Rev 3 0 10 02 page 592 of 686 ...
Page 652: ...Rev 3 0 10 02 page 594 of 686 ...
Page 680: ...Rev 3 0 10 02 page 622 of 686 ...
Page 732: ...Rev 3 0 10 02 page 674 of 686 ...
Page 740: ...Rev 3 0 10 02 page 682 of 686 ...