Rev. 3.0, 10/02, page xi of lviii
Section
Page
Description
7.1 Features
Figure 7.1 Block Diagram
of DMAC
142
Figure amended
Internal interrupts
TGI0A
TGI1A
TGI2A
TXI0
RXI0
TXI1
RXI1
ADI
Control logic
7.4.9 DMAC Bus Cycles
(Dual Address Mode)
182,
184
Note added
Note:
*
TEND
output cannot be used with this LSI.
9.1.4 Pin Functions
Table 9.8 P11 Pin
Function
224
Address amended
(Incorrect) Other than (B’1111)
(Correct) Other than (B’1110 to B’1111)
Table 9.9 P10 Pin
Function
Address amended
(Incorrect) Other than (B’1111)
(Correct) Other than (B’1101 to B’1111)
9.2.5 Pin Functions
Table 9.13 P33 Pin
Function
227
Pin function amended
TE
0
1
P33DDR
0
1
Pin function
P33 input
P33 output
TxD1 output
Table 9.16 P30 Pin
Function
228
Pin function amended
TE
0
1
P30DDR
0
1
Pin function
P30 input
P30 output
TxD0 output
9.8.3 Port C Register
(PORTC)
244
Note added
Note:
*
Determined by the states of pins PC7 to PC0.
10.1 Features
Table 10.1 TPU
Functions
265
Channel 0 amended
Item
Channel 0
Channel 1
Channel 2
General registers/buffer
registers
TGRC_0
TGRD_0
not possible
not possible
Summary of Contents for H8S/2215 Series
Page 4: ...Rev 3 0 10 02 page iv of lviii ...
Page 6: ...Rev 3 0 10 02 page vi of lviii ...
Page 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Page 122: ...Rev 3 0 10 02 page 64 of 686 ...
Page 132: ...Rev 3 0 10 02 page 74 of 686 ...
Page 156: ...Rev 3 0 10 02 page 98 of 686 ...
Page 198: ...Rev 3 0 10 02 page 140 of 686 ...
Page 320: ...Rev 3 0 10 02 page 262 of 686 ...
Page 384: ...Rev 3 0 10 02 page 326 of 686 ...
Page 474: ...Rev 3 0 10 02 page 416 of 686 ...
Page 608: ...Rev 3 0 10 02 page 550 of 686 ...
Page 614: ...Rev 3 0 10 02 page 556 of 686 ...
Page 650: ...Rev 3 0 10 02 page 592 of 686 ...
Page 652: ...Rev 3 0 10 02 page 594 of 686 ...
Page 680: ...Rev 3 0 10 02 page 622 of 686 ...
Page 732: ...Rev 3 0 10 02 page 674 of 686 ...
Page 740: ...Rev 3 0 10 02 page 682 of 686 ...