Rev. 3.0, 10/02, page 543 of 686
(1)
(2)
t
D
t
SPL
t
CONV
ø
Address
Write signal
Input sampling
timing
ADF
Legend
(1)
: ADCSR write cycle
(2)
: ADCSR address
t
D
: A/D conversion start delay
t
SPL
: Input sampling time
t
CONV
: A/D conversion time
Figure 16.5 A/D Conversion Timing
Table 16.3
A/D Conversion Time (Single Mode)
CKS1 = 0
CKS1 = 1
CKS0 = 0
CKS0 = 1
CKS0 = 0
CKS0 = 1
Item
Symbol
Min Typ Max Min Typ Max Min Typ Max Min Typ Max
A/D conversion start
delay
t
D
18
—
33
10
—
17
6
—
9
4
—
5
Input sampling time t
SPL
—
127 —
—
63
—
—
31
—
—
15
—
A/D conversion time t
CONV
515 —
530 259 —
266 131 —
134 67
—
68
Note:
All values represent the number of states.
Table 16.4
A/D Conversion Time (Scan Mode)
CKS1
CKS0
Conversion Time (State)
0
512 (Fixed)
0
1
256 (Fixed)
0
128 (Fixed)
1
1
64 (Fixed)
Summary of Contents for H8S/2215 Series
Page 4: ...Rev 3 0 10 02 page iv of lviii ...
Page 6: ...Rev 3 0 10 02 page vi of lviii ...
Page 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Page 122: ...Rev 3 0 10 02 page 64 of 686 ...
Page 132: ...Rev 3 0 10 02 page 74 of 686 ...
Page 156: ...Rev 3 0 10 02 page 98 of 686 ...
Page 198: ...Rev 3 0 10 02 page 140 of 686 ...
Page 320: ...Rev 3 0 10 02 page 262 of 686 ...
Page 384: ...Rev 3 0 10 02 page 326 of 686 ...
Page 474: ...Rev 3 0 10 02 page 416 of 686 ...
Page 608: ...Rev 3 0 10 02 page 550 of 686 ...
Page 614: ...Rev 3 0 10 02 page 556 of 686 ...
Page 650: ...Rev 3 0 10 02 page 592 of 686 ...
Page 652: ...Rev 3 0 10 02 page 594 of 686 ...
Page 680: ...Rev 3 0 10 02 page 622 of 686 ...
Page 732: ...Rev 3 0 10 02 page 674 of 686 ...
Page 740: ...Rev 3 0 10 02 page 682 of 686 ...