Rev. 3.0, 10/02, page 554 of 686
[2] Set the DAOE0 bit in DACR01 to 1. D/A conversion is started. The conversion result is output
after the conversion time t
DCONV
has elapsed. The output value is expressed by the following
formula:
DADR contents
———————
×
Vref
256
The conversion results are output continuously until DADR0 is written to again or the DAOE0
bit is cleared to 0.
[3] If DADR_0 is written to again, the conversion is immediately started. The conversion result is
output after the conversion time t
DCONV
has elapsed.
[4] If the DAOE0 bit is cleared to 0, analog output is disabled.
Conversion data 1
Conversion
result 1
High-impedance state
t
DCONV
DADR0
write cycle
DA0
DAOE0
DADR_0
Address
ø
DACR
write cycle
Conversion data 2
Conversion
result 2
t
DCONV
Legend
t
DCONV
: D/A conversion time
DADR0
write cycle
DACR
write cycle
Figure 17.2 Example of D/A Converter Operation
Summary of Contents for H8S/2215 Series
Page 4: ...Rev 3 0 10 02 page iv of lviii ...
Page 6: ...Rev 3 0 10 02 page vi of lviii ...
Page 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Page 122: ...Rev 3 0 10 02 page 64 of 686 ...
Page 132: ...Rev 3 0 10 02 page 74 of 686 ...
Page 156: ...Rev 3 0 10 02 page 98 of 686 ...
Page 198: ...Rev 3 0 10 02 page 140 of 686 ...
Page 320: ...Rev 3 0 10 02 page 262 of 686 ...
Page 384: ...Rev 3 0 10 02 page 326 of 686 ...
Page 474: ...Rev 3 0 10 02 page 416 of 686 ...
Page 608: ...Rev 3 0 10 02 page 550 of 686 ...
Page 614: ...Rev 3 0 10 02 page 556 of 686 ...
Page 650: ...Rev 3 0 10 02 page 592 of 686 ...
Page 652: ...Rev 3 0 10 02 page 594 of 686 ...
Page 680: ...Rev 3 0 10 02 page 622 of 686 ...
Page 732: ...Rev 3 0 10 02 page 674 of 686 ...
Page 740: ...Rev 3 0 10 02 page 682 of 686 ...