Rev. 3.0, 10/02, page 279 of 686
Table 10.12 TIORL_0 (channel 0)
Description
Bit 3
IOC3
Bit 2
IOC2
Bit 1
IOC1
Bit 1
IOC0
TGRC_0
Function
TIOCA0 Pin Function
0
Output disabled
0
1
Initial output is 0 output
0 output at compare match
0
Initial output is 0 output
1 output at compare match
0
1
1
Initial output is 0 output
Toggle output at compare match
0
Output disabled
0
1
Initial output is 1 output
0 output at compare match
0
Initial output is 1 output
1 output at compare match
0
1
1
1
Output
compare
register
Initial output is 1 output
Toggle output at compare match
0
Capture input source is TIOCA0 pin
Input capture at rising edge
0
1
Capture input source is TIOCA0 pin
Input capture at falling edge
0
1
×
Capture input source is TIOCA0 pin
Input capture at both edges
1
1
×
×
Input capture
register
Setting prohibited
Legend:
×
: Don't care
Note:
*
When the BFA bit in TMDR_0 is set to 1and TGRC_0 is used as a buffer register, this
setting is invalid and input capture/output compare is not generated.
Summary of Contents for H8S/2215 Series
Page 4: ...Rev 3 0 10 02 page iv of lviii ...
Page 6: ...Rev 3 0 10 02 page vi of lviii ...
Page 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Page 122: ...Rev 3 0 10 02 page 64 of 686 ...
Page 132: ...Rev 3 0 10 02 page 74 of 686 ...
Page 156: ...Rev 3 0 10 02 page 98 of 686 ...
Page 198: ...Rev 3 0 10 02 page 140 of 686 ...
Page 320: ...Rev 3 0 10 02 page 262 of 686 ...
Page 384: ...Rev 3 0 10 02 page 326 of 686 ...
Page 474: ...Rev 3 0 10 02 page 416 of 686 ...
Page 608: ...Rev 3 0 10 02 page 550 of 686 ...
Page 614: ...Rev 3 0 10 02 page 556 of 686 ...
Page 650: ...Rev 3 0 10 02 page 592 of 686 ...
Page 652: ...Rev 3 0 10 02 page 594 of 686 ...
Page 680: ...Rev 3 0 10 02 page 622 of 686 ...
Page 732: ...Rev 3 0 10 02 page 674 of 686 ...
Page 740: ...Rev 3 0 10 02 page 682 of 686 ...