71
Bit 6—Address Break Interrupt Enable (ABIE): Bit 6 enables or disables an address break
interrupt.
Bit 6: ABIE
Description
0
Disables an address break interrupt request
(Initial value)
1
Enables an address break interrupt request
Bits 5 to 0—Reserved Bits: Bits 5 to 0 are reserved; they are always read as 1 and cannot be
modified.
4.2.3
Break Address Registers (BARH, BARL)
Bit
7
6
5
4
3
2
1
0
BARH7
BARH6
BARH5
BARH4
BARH3
BARH2
BARH1
BARH0
Initial value
1
1
1
1
1
1
1
1
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
7
6
5
4
3
2
1
0
BARL7
BARL6
BARL5
BARL4
BARL3
BARL2
BARL1
BARL0
Initial value
1
1
1
1
1
1
1
1
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
BAR (BARH, BARL) is a 16-bit read/write register that sets the address for generating an address
break interrupt. When setting the address break condition to the instruction execution cycle, set
the first byte address of the instruction.
Summary of Contents for H8/3660
Page 4: ......
Page 26: ...10 ...
Page 82: ...66 ...
Page 152: ...136 ...
Page 154: ...138 ...
Page 260: ...244 ...