
54
Bit 2—IRQ
2
Edge Select (IEG2): Bit 2 selects the input sensing of pin
IRQ2
.
Bit 2: IEG2
Description
0
Falling edge of
IRQ2
pin input is detected
(initial value)
1
Rising edge of
IRQ2
pin input is detected
Bit 1—IRQ
1
Edge Select (IEG1): Bit 1 selects the input sensing of pin
IRQ1
.
Bit 1: IEG1
Description
0
Falling edge of
IRQ1
pin input is detected
(initial value)
1
Rising edge of
IRQ1
pin input is detected
Bit 0—IRQ
0
Edge Select (IEG0): Bit 0 selects the input sensing of pin
IRQ0
.
Bit 0: IEG0
Description
0
Falling edge of
IRQ0
pin input is detected
(initial value)
1
Rising edge of
IRQ0
pin input is detected
3.4.2
Interrupt Edge Select Register 2 (IEGR2)
Bit
7
6
5
4
3
2
1
0
—
—
WPEG5
WPEG4
WPEG3
WPEG2
WPEG1
WPEG0
Initial value
1
1
0
0
0
0
0
0
Read/Write
—
—
R/W
R/W
R/W
R/W
R/W
R/W
IEGR2 is an 8-bit read/write register used to designate whether pins
WKP5
to
WKP0
are set to
rising edge sensing or falling edge sensing. Upon reset, IEGR2 is initialized to H'C0.
Bits 7 and 6—Reserved Bits: Bits 7 and 6 are reserved; they are always read as 1, and cannot be
modified.
Bit 5—WKP
5
Edge Select (WPEG5): Bit 5 selects the input sensing of pins
WKP5
and
ADTRG
.
Bit 5: WPEG5
Description
0
Falling edge of
WKP5
(
ADTRG
) pin input is detected
(initial value)
1
Rising edge of
WKP5
(
ADTRG
) pin input is detected
Summary of Contents for H8/3660
Page 4: ......
Page 26: ...10 ...
Page 82: ...66 ...
Page 152: ...136 ...
Page 154: ...138 ...
Page 260: ...244 ...